HD6417720BP133BV Renesas Electronics America, HD6417720BP133BV Datasheet - Page 1052

SH3-DSP, WITH USB AND LCDC, PB-F

HD6417720BP133BV

Manufacturer Part Number
HD6417720BP133BV
Description
SH3-DSP, WITH USB AND LCDC, PB-F
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417720BP133BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
133MHz
Connectivity
FIFO, I²C, IrDA, MMC, SCI, SD, SIO, SIM, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
117
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Section 30 SIM Card Module (SIM)
30.3.3
SCSCR is an 8-bit readable/writable register that selects transmit or receive operation, the serial
clock output, and whether to enable or disable interrupt requests for the smart card interface.
Page 992 of 1414
Bit
7
6
Bit Name
TIE
RIE
Serial Control Register (SCSCR)
Initial
Value
0
0
R/W
R/W
R/W
Description
Transmit Interrupt Enable
When serial transmit data is transferred from the transmit
data register (SCTDR) to the transmit shift register
(SCTSR), and the TDRE flag in the serial status register
(SCSSR) is set to 1, transmit data empty interrupt (TXI)
requests are enabled/disabled.
0: Disables transmit data empty interrupt (TXI) requests*
1: Enables transmit data empty interrupt (TXI) requests
Note: * A TXI can be canceled either by clearing the
Receive Interrupt Enable
When serial receive data is transferred from the receive
shift register (SCRSR) to the receive data register
(SCRDR), and the RDRF flag in SCSSR is set to 1, receive
data full interrupt (RXI) requests, and transmit/receive error
interrupt (ERI) requests due to parity errors, overrun errors,
and error signal status are enabled/disabled.
0: Disables receive data full interrupt (RXI) requests and
1: Enables receive data full interrupt (RXI) requests and
Notes:
transmit/receive error interrupt (ERI) requests*
transmit/receive error interrupt (ERI) requests*
TDRE flag, or by clearing the TIE bit to 0.
1. RXI and ERI interrupt requests can be
2. Wait error interrupt (ERI) requests are enabled
canceled either by clearing the RDRF, PER,
ORER or ERS flag, or by clearing the RIE bit to
0.
or disabled by using the WAIT_IE bit in
SCSCR.
SH7720 Group, SH7721 Group
R01UH0083EJ0400 Rev. 4.00
1
2
Sep 21, 2010
*
2

Related parts for HD6417720BP133BV