HD6417720BP133BV Renesas Electronics America, HD6417720BP133BV Datasheet - Page 113

SH3-DSP, WITH USB AND LCDC, PB-F

HD6417720BP133BV

Manufacturer Part Number
HD6417720BP133BV
Description
SH3-DSP, WITH USB AND LCDC, PB-F
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417720BP133BV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
133MHz
Connectivity
FIFO, I²C, IrDA, MMC, SCI, SD, SIO, SIM, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
117
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
SH7720 Group, SH7721 Group
The little endian mode can also be specified as data format. Either big-endian or little-endian
mode can be selected according to the MD5 pin at reset. When MD5 is low at reset, the processor
operates in big-endian mode. When MD5 is high at reset, the processor operates in little-endian
mode. The endian mode cannot be modified dynamically.
In little endian mode, the MSB byte in the register corresponds to the highest address in the
memory, and the LSB the in the register corresponds to the lowest address (figure 2.8). For
example, if the contents of the general register R0 is stored at an address indicated by the general
register R1 in longword, the MSB byte of the R0 is stored at the address indicated by the (R1+3)
and the LSB byte of the R1 register is stored at the address indicated by the R1.
If the little endian mode is selected, the on-chip memory are accessed in little endian mode.
However, the on-chip device registers assigned to memory are accessed in big endian mode. Note
that the available access size (byte, word, or long word) differs in each register.
Note: The CPU instruction codes of this LSI must be stored in word units. In little endian mode,
R01UH0083EJ0400 Rev. 4.00
Sep 21, 2010
Byte position
Byte position
in memory
in R0
the instruction code must be stored from lower byte to upper byte in this order from the
word boundary of the memory.
31
@(R1+3) @(R1+2) @(R1+1) @(R1+0)
23
Example: MOV.B R0, @R1
Figure 2.8 Data Format on Memory (Little Endian Mode)
(a) Byte access
(R1 = Address 4n)
15
7
[7:0]
[7:0]
0
@(R1+3) @(R1+2) @(R1+1) @(R1+0)
Example: MOV.W R0, @R1
(b) Word access
(R1 = Address 4n)
[15:8]
[15:8]
[7:0]
[7:0]
@(R1+3) @(R1+2) @(R1+1) @(R1+0)
[31:24]
[31:24]
Example: MOV.L R0, @R1
(c) Longword access
(R1 = Address 4n)
[23:16]
[23:16]
[15:8]
[15:8]
Page 53 of 1414
Section 2 CPU
[7:0]
[7:0]

Related parts for HD6417720BP133BV