HD64F2239TF20I Renesas Electronics America, HD64F2239TF20I Datasheet - Page 708

MCU 3V 384K I-TEMP 100-TQFP

HD64F2239TF20I

Manufacturer Part Number
HD64F2239TF20I
Description
MCU 3V 384K I-TEMP 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2200r
Datasheet

Specifications of HD64F2239TF20I

Core Processor
H8S/2000
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
72
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F2239TF20I
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 16 I
Bit
1
Rev. 6.00 Mar. 18, 2010 Page 646 of 982
REJ09B0054-0600
Bit Name
IRIC
2
C Bus Interface (IIC) (Option)
Initial
Value
0
R/W
R/W
Description
I
Also see table 16.4.
[Setting conditions]
In I
In I
With clocked synchronous serial format
When a condition occurs in which internal flag of TDRE and
RDFR is set to 1 except for the above
[Clearing conditions]
(When TDRE or RDRF flag is cleared to 0)
(AS it might not be a condition to clear, for details, see section
16.4.8, Operation Using the DTC).
2
C Bus Interface Interrupt Request Flag
2
2
When a start condition is detected in the bus line state
after a start condition is issued (when the TDRE flag is set
to 1 because of first frame transmission)
When a wait is inserted between the data and
acknowledge bit when WAIT = 1
At the end of data transfer (when the TDRE or RDRF flag
is set to 1)
When a slave address is received after bus arbitration is
lost (when the AL flag is set to1)
When 1 is received as the acknowledge bit when the
ACKE bit is 1(when the ACKB bit is set to 1)
When the slave address (SVA, SVAX) matches (when the
AAS and AASX flags are set to 1) and at the end of data
transfer up to the subsequent retransmission start
condition or stop condition detection (when the TDRE or
RDRF flag is set to 1)
When the general call address (one frame including a R/W
bit is H'00) is detected (when the ADZ flag is set to 1) and
at the end of data transfer up to the subsequent
retransmission start condition or stop condition
detection(when the TDRE or RDRF flag is set to 1)
When 1 is received as the acknowledge bit when the
ACKE bit is 1(when the ACKB bit is set to 1)
When a stop condition is detected (when the STOP or
ESTP flag is set to 1)
At the end of data transfer (when the TDRE or RDRF flag
is set to 1)
When a start condition is detected with serial format
selected
When 0 is written in IRIC after reading IRIC = 1
When ICDR is read/written by DTC
C bus format master mode
C bus format slave mode

Related parts for HD64F2239TF20I