MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 1011

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Offset 0x06
Reset
Reset
.
10–9
Bits
3–0
W
W
15
14
13
12
11
R
R Fast back-to-
8
7
6
5
4
back capable
parity error
Master data parity
Detected
Fast back-to-back
Signaled system
66-MHz capable Read-only bit indicates that this PCI controller is capable of 66 MHz PCI bus operation.
Capabilities List Hard-wired to 0
DEVSEL timing
Detected parity
error detected
w1c
master-abort
target-abort
target-abort
15
7
1
Received
Received
Signaled
capable
Name
error
error
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
system error
Signaled
w1c
14
0
6
Set whenever this PCI controller detects a PCI parity error, even if parity error handling is
disabled (as controlled by bit 6 in the PCI bus command register).
Set whenever this PCI controller asserts PCI_SERR.
Set whenever this PCI controller, acting as the PCI master, terminates a transaction (except for
a special-cycle) using master-abort.
Set whenever a PCI transaction initiated by this PCI controller (excluding a special-cycle) is
terminated by a target-abort.
Set whenever this PCI controller, acting as the PCI target, issues a target-abort to a PCI master.
Hard-wired to 0b00, indicating that this PCI controller uses fast device select timing.
Set upon detecting a data parity error. Three conditions must be met for this bit to be set:
Hard-wired to 1, indicating that this PCI controller (as a target) is capable of accepting fast
back-to-back transactions.
Reserved
Reserved
• This PCI controller detected a parity error.
• This PCI controller was acting as the bus master for the operation in which the error occurred.
• Bit 6 in the PCI bus command register was set.
Table 17-27. PCI Bus Status Register Field Descriptions
master-abort
Received
66-MHz
capable
Figure 17-28. PCI Bus Status Register
w1c
13
1
5
target-abort
Capabilities
Received
w1c
list
12
0
4
All zeros
target-abort
Signaled
w1c
Description
11
0
3
10
DEVSEL timing
0
9
0
Master data parity
PCI Bus Interface
error detected
Access: Mixed
w1c
8
0
0
17-33

Related parts for MPC8533EVTAQGA