MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 174

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Reset, Clocking, and Initialization
Note that the value latched on this signal during POR is accessible through the memory-mapped
PORBMSR (POR boot mode status register) described in
Register (PORBMSR).”
Note also that the value latched on this signal during POR affects the PCI agent lock mode (See
Section 17.3.2.19, “PCI Bus Function Register
Register (See
4.4.3.8
The boot sequencer configuration options, shown in
configuration data from the serial ROM located on the I
MPC8533E. These options also specify normal or extended I
“Boot Sequencer Mode,”
Note that the values latched on these signals during POR are accessible through the memory-mapped
PORBMSR (POR boot mode status register) described in
Register (PORBMSR).”
4-16
LGPL3/LSDCAS,
Functional
Default (1)
Default (11)
Functional
Signal
LA27
Signal
LGPL5
Boot Sequencer Configuration
Section 18.3.10.18, “Configuration Ready
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Reset Configuration
When the boot sequencer is enabled, the processor core will be held in reset
and thus prevented from fetching boot code until the boot sequencer has
completed its task, regardless of the state of the CPU boot configuration
signal described in
Reset Configuration
cfg_cpu_boot
cfg_boot_seq[0:1]
Name
Name
for more information on the boot sequencer.
Table 4-16. Boot Sequencer Configuration
Section 4.4.3.7, “CPU Boot
Table 4-15. CPU Boot Configuration
(Binary)
Value
(Binary)
Value
0
1
00
01
10
11
CPU boot holdoff mode. The e500 core is prevented from booting until
configured by an external master.
The e500 core is allowed to boot without waiting for configuration by an
external master (default).
Reserved
Normal I
loads configuration information from a ROM on the I
ROM must be present.
Extended I
loads configuration information from a ROM on the I
ROM must be present.
Boot sequencer is disabled. No I
(PBFR).”) and the PCI Express Configuration Ready
NOTE
2
Table
C addressing mode is used. Boot sequencer is enabled and
2
C addressing mode is used. Boot sequencer is enabled and
2
Register—0x4B0.”).
C1 port before the host tries to configure the
Section 19.4.1.2, “POR Boot Mode Status
Section 19.4.1.2, “POR Boot Mode Status
4-16, allow the boot sequencer to load
2
C addressing modes. See
Configuration.”
Meaning
Meaning
2
C ROM is accessed (default).
Freescale Semiconductor
2
Section 11.4.5,
2
C1 interface. A valid
C interface. A valid

Related parts for MPC8533EVTAQGA