MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 61

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Figure
Number
17-40
17-41
17-42
17-43
17-44
17-45
17-46
17-47
17-48
17-49
17-50
17-51
17-52
17-53
17-54
17-55
17-56
17-57
17-58
17-59
17-60
17-61
17-62
17-63
17-64
17-65
18-1
18-2
18-3
18-4
18-5
18-6
18-7
18-8
18-9
18-10
18-11
18-12
18-13
18-14
Freescale Semiconductor
PCI Subsystem ID Register................................................................................................. 17-39
PCI Bus Capabilities Pointer Register ................................................................................ 17-39
PCI Bus Interrupt Line Register.......................................................................................... 17-39
PCI Bus Interrupt Pin Register............................................................................................ 17-40
PCI Bus Minimum Grant Register (MIN_GNT) ................................................................ 17-40
PCI Bus Maximum Latency Register (MAX_LAT) ........................................................... 17-41
PCI Bus Function Register.................................................................................................. 17-41
PCI Bus Arbiter Configuration Register ............................................................................. 17-42
PCI Arbitration Example .................................................................................................... 17-44
PCI Single-Beat Read Transaction...................................................................................... 17-51
PCI Burst Read Transaction................................................................................................ 17-51
PCI Single-Beat Write Transaction..................................................................................... 17-52
PCI Burst Write Transaction ............................................................................................... 17-52
PCI Target-Initiated Terminations....................................................................................... 17-55
DAC Single-Beat Read Example........................................................................................ 17-57
DAC Burst Read Example .................................................................................................. 17-57
DAC Single-Beat Write Example ....................................................................................... 17-58
DAC Burst Write Example ................................................................................................. 17-58
Standard PCI Configuration Header ................................................................................... 17-59
PCI Type 0 Configuration Translation ................................................................................ 17-62
PCI Parity Operation........................................................................................................... 17-65
Address Invariant Byte Ordering—4 bytes Outbound........................................................ 17-69
Address Invariant Byte Ordering—4 bytes Inbound .......................................................... 17-69
Address Invariant Byte Ordering—8 bytes Outbound........................................................ 17-70
Address Invariant Byte Ordering—2 bytes Inbound .......................................................... 17-70
CFG_DATA Byte Ordering................................................................................................. 17-70
PCI Express Controller Block Diagram................................................................................ 18-2
PCI Express Configuration Address Register (PEX_CONFIG_ADDR) ............................. 18-9
PCI Express Configuration Data Register (PEX_CONFIG_DATA) .................................. 18-10
PCI Express Outbound Completion Timeout Register (PEX_OTB_CPL_TOR)............... 18-11
PCI Express Configuration Retry Timeout Register (PEX_CONF_RTY_TOR) ............... 18-11
PCI Express Configuration Register (PEX_CONFIG) ....................................................... 18-12
PCI Express PME and Message Detect Register (PEX_PME_MES_DR)......................... 18-13
PCI Express PME and Message Disable Register (PEX_PME_MES_DISR) ................... 18-14
PCI Express PME and Message Interrupt Enable
PCI Express Power Management Command Register (PEX_PMCR) ............................... 18-17
IP Block Revision Register 1 .............................................................................................. 18-18
IP Block Revision Register 2 .............................................................................................. 18-19
RC Outbound Transaction Flow ......................................................................................... 18-20
PCI Express Outbound Translation Address Registers (PEXOTARn) ............................... 18-20
Register (PEX_PME_MES_IER) .................................................................................. 18-16
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Figures
Title
Number
Page
lxi

Related parts for MPC8533EVTAQGA