MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 1232

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Debug Features and Watchpoint Facility
21.2.2.3
Table 21-5
21-8
Signal
TDO
TMS
TCK
TDI
TRIG_OUT
Signal
Table 21-4. Watchpoint and Trigger Signals—Detailed Signal Descriptions (continued)
shows detailed descriptions of the JTAG test signals.
Test Signals—Details
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
I/O
O JTAG test data output.
I
I
I
Table 21-5. JTAG Test and Other Signals—Detailed Signal Descriptions
I/O
JTAG test clock.
JTAG test mode select.
O Trigger out. Function determined by TOSR[SEL]. When TOSR[SEL] is non-zero, it can be used
JTAG test data input.
Meaning
Meaning
Meaning
Meaning
Timing
State
Timing See IEEE 1149.1 standard for more details.
Timing See IEEE 1149.1 standard for more details.
Timing See IEEE 1149.1 standard for more details.
for triggering external devices, like a logic analyzer, with either the watchpoint monitor, the trace
buffer, or the performance monitor as trigger sources. When TOSR[SEL] is cleared, TRIG_OUT
is multiplexed with READY, which indicates the operational readiness of the device (running or in
low-power or debug modes). See
“Global Utilities,”
Meaning
State
State
State
Timing Assertion may occur at any time. Remains asserted for at least 3 system clocks
State
Asserted/Negated—Should be driven by a free-running clock signal with a 30–70% duty cycle.
Asserted/Negated—The value present on the rising edge of TCK is clocked into the selected
See IEEE 1149.1 standard for more details.
Asserted/Negated—The contents of the selected internal instruction or data register are
Asserted/Negated—Decoded by the internal JTAG TAP controller to distinguish the primary
Asserted—When TOSR[SEL] is all zeros, serves as the READY signal, indicating that
Negation—No final watchpoint match condition
Input signals to the TAP are clocked in on the rising edge. Changes to the TAP output
signals occur on the falling edge. The test logic allows TCK to be stopped. An
unterminated input appears as a high signal level to the test logic due to an internal
pull-up resistor.
JTAG test instruction or data register. An unterminated input appears as a high signal
level to the test logic due to an internal pull-up resistor.
shifted out on this signal on the falling edge of TCK. Remains in a high-impedance state
except when scanning data.
operation of the test support circuitry. An unterminated input appears as a high signal
level to the test logic due to an internal pull-up resistor.
the device is not in a low-power or debug mode and that it has emerged from
reset. SEL ≠ 0 indicates that a programmed trigger event has occurred.
for more details about reset, low-power, and debug states.
Chapter 4, “Reset, Clocking, and Initialization,”
Description
Description
Freescale Semiconductor
and
Chapter 19,

Related parts for MPC8533EVTAQGA