MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 313

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
8.2
Table 8-1
are reserved.
In this table and in the register figures and field descriptions, the following access definitions apply:
8.2.1
This section consists of detailed descriptions of those registers summarized in
registers are shown in big-endian format.
8.2.1.1
The ECM CCB address configuration register, shown in
policies for the CCB.
Freescale Semiconductor
Offset 0x0_1000
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Local Memory Offset
W
R
0
0x0_1BFC
0x0_1E0C
0x0_1BF8
Reserved fields are always ignored for the purposes of determining access type.
R/W, R, and W (read/write, read only, and write only) indicate that all the non-reserved fields in a
register have the same access type.
w1c indicates that all of the non-reserved fields in a register are cleared by writing ones to them.
Mixed indicates a combination of access types.
Special is used when no other category applies. In this case the register figure and field description
table should be read carefully.
0x0_1000
0x0_1010
0x0_1E00
0x0_1E08
0x0_1E10
0x0_1E14
shows the ECM’s memory map. Undefined 4-byte address spaces within offset 0x000–0xFFF
Memory Map/Register Definition
Register Descriptions
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
ECM CCB Address Configuration Register (EEBACR)
Figure 8-2. ECM CCB Address Configuration Register (EEBACR)
EEBACR—ECM CCB address configuration register
EEBPCR—ECM CCB port configuration register
ECM IP Block Revision Register 1
ECM IP Block Revision Register 2
EEDR—ECM error detect register
EEER—ECM error enable register
EEATR—ECM error attributes capture register
EELADR—ECM error low address capture register
EEHADR—ECM error high address capture register
Table 8-1. ECM Memory Map
Register
Figure
27
A_STRM_DIS CORE_STRM_DIS A_STRM_CNT
8-2, controls arbitration and streaming
Access
28
0
R/W
R/W
R/W
w1c
R
R
R
R
R
0x0000_0003
0x0 n 00_0000
0x0001_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
0x0000_0000
Table
Reset
29
0
8-1. Note that these
e500 Coherency Module
Access: Read/Write
Section/page
8.2.1.1/8-3
8.2.1.2/8-4
8.2.1.3/8-5
8.2.1.4/8-5
8.2.1.5/8-6
8.2.1.6/8-7
8.2.1.7/8-7
8.2.1.8/8-8
8.2.1.9/8-9
30
1
31
1
8-3

Related parts for MPC8533EVTAQGA