MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 389

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
9.5.12
The DDR memory controller detects four different kinds of errors: training, single-bit, multi-bit, and
memory select errors. The following discussion assumes all the relevant error detection, correction, and
reporting functions are enabled as described in
(ERR_INT_EN),” Section 9.4.1.26, “Memory Error Disable (ERR_DISABLE),”
“Memory Error Detect (ERR_DETECT).”
Single-bit errors are counted and reported based on the ERR_SBE value. When a single-bit error is
detected, the DDR memory controller does the following:
If a multi-bit error is detected for a read, the DDR memory controller logs the error and generates the
machine check or critical interrupt (if enabled, as described in
(ERR_DISABLE)”). Another error the DDR memory controller detects is a memory select error, which
causes the DDR memory controller to log the error and generate a critical interrupt (if enabled, as
described in
address from the memory request does not fall into any of the enabled, programmed chip select address
ranges. For all memory select errors, the DDR memory controller does not issue any transactions onto the
pins after the first read has returned data strobes. If the DDR memory controller is not using sample points,
then a dummy transaction is issued to DDR SDRAM with the first enabled chip select. In this case, the
source port on the pins is forced to 0x1F to show the transaction is not real.
with their descriptions. The final error the memory controller detects is the automatic calibration error.
This error is set if the memory controller detects an error during its training sequence.
Freescale Semiconductor
Corrects the data
Increments the single-bit error counter ERR_SBE[SBEC]
Generates a critical interrupt if the counter value ERR_SBE[SBEC] equals the programmable
threshold ERR_SBE[SBET]
Completes the transaction normally
Error Management
Section 9.4.1.25, “Memory Error Detect
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 9-51. DDR SDRAM ECC Syndrome Encoding (Check Bits)
Check
Bit
0
1
2
3
4
5
6
7
0
1
Section 9.4.1.27, “Memory Error Interrupt Enable
2
Syndrome Bit
(ERR_DETECT)”). This error is detected if the
3
4
Section 9.4.1.26, “Memory Error Disable
5
6
7
Table 9-52
and
Section 9.4.1.25,
DDR Memory Controller
shows the errors
9-67

Related parts for MPC8533EVTAQGA