HD6417706F133 Renesas Electronics America, HD6417706F133 Datasheet - Page 203

IC SUPERH MPU ROMLESS 176LQFP

HD6417706F133

Manufacturer Part Number
HD6417706F133
Description
IC SUPERH MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417706F133

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.75 V ~ 2.05 V
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417706F133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
7.2.14
Break ASID register B (BASRB) is an 8-bit read/write register that specifies the ASID that serves
as the break condition for channel B. It is not initialized by resets. It is located in CCN.
7.3
7.3.1
The flow from setting of break conditions to user break exception processing is described below:
1. The break addresses and the corresponding ASIDs are loaded in the BARA, BARB, BASRA
2. When the break conditions are satisfied, the UBC sends a user break request to the interrupt
3. The appropriate condition match flags (SCMFCA, SCMFDA, SCMFCB, and SCMFDB) can
4. There is a chance that the data access break and its following instruction fetch break occur
Bit
7 to 0
and BASRB. The masked addresses are set in the BAMRA and BAMRB. The break data is set
in the BDRB. The masked data is set in the BDMRB. The breaking bus conditions are set in
the BBRA and BBRB. Three groups of the BBRA and BBRB (CPU cycle/DMAC cycle select,
instruction fetch/data access select, and read/write select) are each set. No user break will be
generated if even one of these groups is set with 00. The respective conditions are set in the
bits of the BRCR.
controller. The break type will be sent to CPU indicating the instruction fetch, pre/post
instruction break, or data access break. When conditions match up, the CPU condition match
flags (SCMFCA and SCMFCB) and DMAC condition match flags (SCMFDA and SCMFDB)
for the respective channels are set.
be used to check if the set conditions match or not. The matching of the conditions sets flags,
but they are not reset. 0 must first be written to them before they can be used again.
around the same time, there will be only one break request to the CPU, but these two break
channel match flags could be both set.
Break ASID Register B (BASRB)
Operation
Flow of the User Break Operation
BASB7 to
Bit Name
BASB0
Initial Value
R/W
R/W
Description
Break ASID
These bits store the ASID (bits 7 to 0) that is the
channel B break condition.
Rev. 5.00 May 29, 2006 page 153 of 698
Section 7 User Break Controller
REJ09B0146-0500

Related parts for HD6417706F133