HD6417706F133 Renesas Electronics America, HD6417706F133 Datasheet - Page 499

IC SUPERH MPU ROMLESS 176LQFP

HD6417706F133

Manufacturer Part Number
HD6417706F133
Description
IC SUPERH MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417706F133

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.75 V ~ 2.05 V
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417706F133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
16.3.6
The serial control register 2 (SCSCR2) operates the SCI transmitter/receiver, selects the serial
clock output in the asynchronous mode, enables/disables interrupt requests, and selects the
transmit/receive clock source. The CPU can always read and write the SCSCR2.
Bit
1
0
Bit
7
Bit Name
CKS1
CKS0
Bit Name
TIE
Serial Control Register 2 (SCSCR2)
Initial
Value
0
0
Initial
Value
0
R/W
R/W
R/W
R/W
R/W
Section 16 Serial Communication Interface with FIFO (SCIF)
Description
Clock Select 1 and 0
These bits select the internal clock source of the on-chip
baud rate generator. Four clock sources are available. P ,
P /4, P /16 and P /64. For further information on the clock
source, bit rate register settings, and baud rate, see section
16.3.8, Bit Rate Register 2 (SCBRR2).
00: P
01: P /4
10: P /16
11: P /64
Note: P : Peripheral clock
Description
Transmit Interrupt Enable
Enables or disables the transmit-FIFO-data-empty interrupt
(TXI) requested when the serial transmit data is transferred
from the SCFTDR2 to SCTSR2, and the quantity of data in
the SCFTDR2 becomes less than the specified number of
transmission triggers, and then the TDFE flag in the
SCSSR2 is set to1.
0: Transmit-FIFO-data-empty interrupt request (TXI) is
1: Transmit-FIFO-data-empty interrupt request (TXI) is
disabled.
Note: The TXI interrupt request can be cleared by writing
the greater quantity of transmit data than the specified
number of transmission triggers to SCFTDR2 and by
clearing TDFE to 0 after reading 1 from TDFE, or can be
cleared by clearing TIE to 0.
enabled.
Rev. 5.00 May 29, 2006 page 449 of 698
REJ09B0146-0500

Related parts for HD6417706F133