HD6417706F133 Renesas Electronics America, HD6417706F133 Datasheet - Page 464

IC SUPERH MPU ROMLESS 176LQFP

HD6417706F133

Manufacturer Part Number
HD6417706F133
Description
IC SUPERH MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417706F133

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.75 V ~ 2.05 V
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417706F133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
Section 14 Serial Communication Interface (SCI)
Receiving Serial Data (Clock Synchronous Mode): Figure 14.21 shows a sample flowchart for
receiving serial data. Serial data reception should be carried out in the procedure described below
after setting the SCI in a reception-enabled state. When switching from the asynchronous mode to
the clock synchronous mode, make sure that ORER, PER, and FER are cleared to 0. If PER or
FER is set to 1, the RDRF bit will not be set and both transmitting and receiving will be disabled.
Rev. 5.00 May 29, 2006 page 414 of 698
REJ09B0146-0500
1. Receive error processing: If a receive error occurs, read the ORER bit in
2. SCI status check and receive data read: Read the SCSSR, check that RDRF is
3. To continue receiving serial data: Read SCRDR, and clear RDRF to 0 before the
Figure 14.21 Sample Flowchart for Serial Data Receiving
No
SCSSR to identify the error. After executing the necessary error processing,
clear ORER to 0. Transmitting/receiving cannot resume if ORER remains set to 1.
set to 1, then read receive data from the SCRDR and clear RDRF to 0. The RXI
interrupt can also be used to determine if the RDRF bit has changed from 0 to 1.
frame MSB (bit 7) of the current frame is received.
No
Read receive data in SCRDR and
clear RDRF bit in SCSSR to 0
Clear RE bit in SCSCR to 0
Read ORER bit in SCSSR
Read RDRF bit in SCSSR
All data received?
Start reception
End reception
ORER = 1?
RDRF = 1?
No
Yes
Yes
Yes
No
Clear ORER bit in SCSSR to 0
Overrun error processing
Error processing
ORER = 1?
End
Yes

Related parts for HD6417706F133