HD6417706F133 Renesas Electronics America, HD6417706F133 Datasheet - Page 282

IC SUPERH MPU ROMLESS 176LQFP

HD6417706F133

Manufacturer Part Number
HD6417706F133
Description
IC SUPERH MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417706F133

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.75 V ~ 2.05 V
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417706F133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
Section 8 Bus State Controller (BSC)
Power-On Sequence
In order to use synchronous DRAM, mode setting must first be performed after powering on. To
perform synchronous DRAM initialization correctly, the bus state controller registers must first be
set, followed by a write to the synchronous DRAM mode register. In synchronous DRAM mode
register setting, the address signal value at that time is latched by a combination of the RAS, CAS,
and RD/WR signals. If the value to be set is X, the bus state controller provides for value X to be
written to the synchronous DRAM mode register by performing a write to address H'FFFFD000 +
X for area 2 synchronous DRAM, and to address H'FFFFE000 + X for area 3 synchronous
DRAM. In this operation the data is ignored, but the mode write is performed as a byte-size
access. To set burst read/single write, CAS latency 1 to 3, wrap type = sequential, and burst length
1 supported by this LSI, arbitrary data is written in a byte-size access to the following addresses.
Mode register setting timing is shown in figure 8.27.
As a result of the write to address H'FFFFD000 + X or H'FFFFE000 + X, a precharge all banks
(PALL) command is first issued in the TRp1 cycle, then a mode register write command is issued
in the TMw1 cycle.
Address signals, when the mode-register write command is issued, are as follows:
Rev. 5.00 May 29, 2006 page 232 of 698
REJ09B0146-0500
32-bit
Bus width
16-bit
Bus width
32-bit
Bus width
16-bit
Bus width
CAS latency 1
CAS latency 2
CAS latency 3
CAS latency 1
CAS latency 2
CAS latency 3
A15 to A9
A8 to A6
A5
A4 to A2
A14 to A8
A7 to A5
A4
A3 to A1
Area 2
FFFFD840
FFFFD880
FFFFD8C0
Area 2
FFFFD420
FFFFD440
FFFFD460
0000100 (burst read and single write)
CAS latency
0 (burst type = sequential)
000 (burst length 1)
0000100 (burst read and single write)
CAS latency
0 (burst type = sequential)
000 (burst length 1)
Area 3
FFFFE840
FFFFE880
FFFFE8C0
Area 3
FFFFE420
FFFFE440
FFFFE460

Related parts for HD6417706F133