HD6417706F133 Renesas Electronics America, HD6417706F133 Datasheet - Page 490

IC SUPERH MPU ROMLESS 176LQFP

HD6417706F133

Manufacturer Part Number
HD6417706F133
Description
IC SUPERH MPU ROMLESS 176LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417706F133

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, SCI, SmartCard
Peripherals
DMA, POR, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.75 V ~ 2.05 V
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
176-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417706F133
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD6417706F133V
Manufacturer:
EDISON
Quantity:
2 000
Part Number:
HD6417706F133V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417706F133V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD6417706F133V
Quantity:
27
Section 15 Smart Card Interface
Retransmission by the SCI in Transmit Mode: Figure 15.10 shows the retransmission operation
in the SCI transmit mode.
1. After transmission of one frame is completed, the FER/ERS bit in SCSSR is set to 1 when a
2. The TEND bit in SCSSR is not set in the frame that received the error signal that indicated the
3. The FER/ERS bit in SCSSR is not set when no error signal is returned from the receiving side.
4. When no error signal is returned from the receiving side, the TEND bit in SCSSR is set to 1
Support for Block Transfer Mode :
This smart card interface conforms to the T = 0 (character transfer) protocols of ISO/IEC7816-3.
As a result, this smart card interface does not support block transfer, in which error signals are
neither sent nor detected, and data is not automatically retransmitted.
Rev. 5.00 May 29, 2006 page 440 of 698
REJ09B0146-0500
error signal is returned from the receiving side. If the RIE bit in SCSCR is enabled at this time,
an ERI interrupt is requested. Be sure to clear the FER/ERS bit before the next parity bit is
sampled.
error.
when the transmission of the frame that includes the retransmission is considered completed. If
the TIE bit in SCSCR is enabled at this time, a TXI interrupt will be requested.
Notes: 1.
TEND
FER/ERS
Ds
TDRE
Transfer from TDR to TRS
D0
D1
2.
3.
4.
D2
This portion corresponds to the above explanation 1.
This portion corresponds to the above explanation 2.
This portion corresponds to the above explanation 3.
This portion corresponds to the above explanation 4.
nth transfer frame
D3
D4
Figure 15.10 Retransmission in SCI Transmit Mode
D5
D6
D7
Dp DE
*
1
*
2
Ds
Transfer from TDR to TRS
D0
D1
D2
Retransmitted frame
D3
D4
D5
D6
D7
Dp
*
3
(DE)
*
4
Ds
Transfer from
TDR to TRS
D0
Transfer frame n + 1
D1
D2
D3
D4

Related parts for HD6417706F133