EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 1000

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–42
Table 1–12. MegaWizard Plug-In Manager Options (Word Aligner Screen) (Part 4 of 4)
Stratix IV Device Handbook Volume 3
Create an rx_invpolarity
port to enable word aligner
polarity inversion.
Create an
rx_revbyteorderwa to
enable Receiver symbol swap.
Create
rx_bitslipboundaryselec
tout port to indicate the
number of bits slipped in the
word aligner.
ALTGX Setting
This optional port allows you to dynamically reverse
the polarity of every bit of the received data at the
input of the word aligner. Use this option when the
positive and negative signals of the differential input to
the receiver (rx_datain) are erroneously swapped on
the board.
This is an optional input port that is available only in
the double-width mode. It creates an
rx_revbyteorderwa port to dynamically swap the
MSByte and LSByte of the data at the output of the
word aligner in the receiver data path. Enabling this
option compensates for the erroneous swapping of
bytes at the upstream transmitter and corrects the
data received by the downstream systems.
For example, if the 16-bit output of the word aligner is
0B0A, asserting the rx_revbyteorderwa signal
swaps the two bytes so the output becomes 0A0B.
This option is available for selection only when you are
in Receiver only or Receiver and Transmitter
operation mode. This option enables the
rx_bitslipboundaryselectout output to indicate
the number of bits slipped in the word aligner.
Description
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
“Receiver Polarity Inversion”
section in the
Architecture in Stratix IV Devices
chapter.
“Receiver Byte Reversal in Basic
Double-Width Modes” section in
the
Stratix IV Devices
Transceiver Architecture in
February 2011 Altera Corporation
Reference
Transceiver
chapter.
Protocol Settings

Related parts for EP4SE530H40I3