EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 85

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 4: DSP Blocks in Stratix IV Devices
Stratix IV Simplified DSP Operation
Figure 4–3. Four-Multiplier Adder and Accumulation Capability
February 2011 Altera Corporation
Input
Data
144
Following the two-multiplier adder units are the pipeline registers, the second-stage
adders, and an output register stage. You can configure the second-stage adders to
provide the alternative functions per half block, as shown in
Equation
Equation 4–2. Four-Multiplier Adder Equation
Equation 4–3. Four-Multiplier Adder Equation (44-Bit Accumulation)
In these equations, n denotes sample time and P[36..0] denotes the result from the
two-multiplier adder units.
Equation 4–2
(four-multiplier adder).
operation but with a maximum 44-bit accumulation capability by feeding the output
of the unit back to itself, as shown in
Depending on the mode you select, you can bypass all register stages except
accumulation and loopback mode. In these two modes, one set of registers must be
enabled. If the register set is not enabled, an infinite loop occurs.
Half-DSP Block
4–3.
provides a sum of four 18 × 18-bit multiplication operations
Equation 4–3
W
Z[37..0] = P
n
[43..0] = W
Figure
provides a four 18 × 18-bit multiplication
0
n-1
[36..0] + P
[43..0] ± Z
4–3.
1
[36..0]
n
[37..0]
Stratix IV Device Handbook Volume 1
Equation 4–2
44
Result[]
and
4–5

Related parts for EP4SE530H40I3