EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 1087

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
Electrical Characteristics
Table 1–6. Transceiver Power Supply Operating Conditions for Stratix IV GX Devices
Table 1–7. Transceiver Power Supply Operating Conditions for Stratix IV GT Devices (Part 1 of 2)
April 2011 Altera Corporation
V
V
V
V
V
V
V
V
V
V
V
V
Notes to
(1) Transceiver power supplies do not have power-on-reset (POR) circuitry. After initial power-up, violating the transceiver power supply operating
(2) V
(3) n = 0, 1, 2, or 3.
(4) V
V
V
V
V
V
V
V
V
V
V
V
CCA_L
CCA_R
CCHIP_L
CCHIP_R
CCR_L
CCR_R
CCT_L
CCT_R
CCL_GXBLn
CCL_GXBRn
CCH_GXBLn
CCH_GXBRn
CCA_L
CCA_R
CCHIP_L
CCHIP_R
CCR_L
CCR_R
CCT_L
CCT_R
CCL_GXBLn
CCL_GXBRn
CCH_GXBLn
conditions could lead to unpredictable link behavior.
or both, are configured at a base data rate > 4.25 Gbps. For data rates up to 4.25 Gbps, you can connect V
connect V
CCA_L/R
CCH_GXBL/R
Symbol
Symbol
Table
(3)
(3)
must be connected to a 3.0-V supply if the clock multiplier unit (CMU) phase-locked loop (PLL), receiver clock data recovery (CDR),
(3)
(3)
(3)
(3)
(3)
CCH_GXBL/R
1–6:
must be connected to a 1.4-V supply if the transmitter channel data rate is > 6.5 Gbps. For data rates up to 6.5 Gbps, you can
Transceiver high voltage power (left side)
Transceiver high voltage power (right side)
Transceiver HIP digital power (left side)
Transceiver HIP digital power (right side)
Receiver power (left side)
Receiver power (right side)
Transmitter power (left side)
Transmitter power (right side)
Transceiver clock power (right side)
Transmitter output buffer power (left side)
Transceiver high voltage power (left side)
Transceiver high voltage power (right side)
Transceiver HIP digital power (left side)
Transceiver HIP digital power (right side)
Receiver power (left side)
Receiver power (right side)
Transmitter power (left side)
Transmitter power (right side)
Transceiver clock power (right side)
Transmitter output buffer power (left side)
Transceiver clock power (left side)
Transmitter output buffer power (right side)
Transceiver clock power (left side)
to either 1.4 V or 1.5 V.
Table 1–6
Stratix IV GX devices.
Table 1–7
transceiver power supply.
lists the transceiver power supply recommended operating conditions for
lists the recommended operating conditions for the Stratix IV GT
Description
Description
Stratix IV Device Handbook Volume 4: Device Datasheet and Addendum
2.85/2.375
1.33/1.425
Minimum
Minimum
1.045
1.045
1.045
1.045
3.17
3.17
0.92
0.92
1.15
1.15
1.15
1.15
1.15
1.15
1.33
0.87
0.87
1.05
1.05
(Note 1)
3.0/2.5
1.4/1.5
Typical
Typical
0.95
0.95
0.9
0.9
1.1
1.1
1.1
1.1
1.1
1.1
CCA_L/R
3.3
3.3
1.2
1.2
1.2
1.2
1.2
1.2
1.4
(2)
(4)
to either 3.0 V or 2.5 V.
(Note
3.15/2.625
1.47/1.575
Maximum
Maximum
1.155
1.155
1.155
1.155
0.93
0.93
1.15
1.15
3.43
3.43
0.98
0.98
1.25
1.25
1.25
1.25
1.25
1.25
1.47
1),
(2)
Unit
Unit
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
1–5

Related parts for EP4SE530H40I3