EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 331

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 9: Hot Socketing and Power-On Reset in Stratix IV Devices
Hot-Socketing Feature Implementation in Stratix IV Devices
Hot-Socketing Feature Implementation in Stratix IV Devices
Figure 9–1. Hot-Socketing Circuitry for Stratix IV Devices
February 2011 Altera Corporation
1
The hot-socketing feature turns off the output buffer during power up and power
down of the V
circuitry generates an internal HOTSCKT signal when the V
or V
designed to prevent excess I/O leakage during power up. When the voltage ramps up
very slowly, it is still relatively low, even after the POR signal is released and the
configuration is completed. The CONF_DONE, nCEO, and nSTATUS pins fail to respond, as
the output buffer cannot flip from the state set by the hot-socketing circuit at this low
voltage. Therefore, the hot-socketing circuitry has been removed from these
configuration pins to make sure that they are able to operate during configuration.
Thus, it is expected behavior for these pins to drive out during power-up and
power-down sequences.
Figure 9–1
The POR circuit monitors the voltage level of the power supplies (V
V
The weak pull-up resistor (R) in the Stratix IV input/output element (IOE) keeps the
I/O pins from floating. The 3.0-V tolerance control circuit permits the I/O pins to be
driven by 3.0 V before the V
powered. It also prevents the I/O pins from driving out when the device is not in user
mode. To successfully power-up and exit POR on production devices, fully power
V
Altera uses GND as a reference for hot-socketing operations and I/O buffer designs.
To ensure proper operation, you must connect the GND between boards before
connecting the power supplies. This prevents the GND on your board from being
pulled up inadvertently by a path to power through other components on your board.
A pulled up GND could otherwise cause an out-of-specification I/O voltage or
current condition with the Altera device.
CCPGM
CC
Resistor
Pull-Up
Weak
CCPD
before V
PAD
, and V
power supplies are below the threshold voltage. Hot-socketing circuitry is
shows the Stratix IV device’s I/O pin circuitry.
R
CCAUX
CC
CCPD
, V
CCAUX
) and keeps the I/O pins tri-stated until the device is in user mode.
begins to ramp.
V
CCIO
, V
CCIO
CC
, V
, V
CCAUX
Tolerance
to Logic Array
CCPGM
Voltage
Control
Input Buffer
, V
, or V
CCPT
Output Enable
, V
CCPD
CCPGM
power supplies. The hot-socketing
Pre-Driver
Hot Socket
Output
Power On
, or V
Monitor
Reset
CC
Stratix IV Device Handbook Volume 1
, V
CCPD
CCAUX
supplies are
CC
, V
, V
CCIO
CCAUX
, V
CCPGM
, V
CCPT
9–3
,
,

Related parts for EP4SE530H40I3