EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 692

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
2–20
Transceiver Channel Datapath Clocking
Stratix IV Device Handbook Volume 2: Transceivers
Transmitter Channel Datapath Clocking
f
1
This section describes the transmitter channel and receiver channel datapath clocking
in various configurations. Datapath clocking varies with physical coding sublayer
(PCS) configurations in different functional modes as well as channel bonding
options. This section contains:
Clocking described in this section is internal to the transceiver and clock routing is
primarily performed by the Quartus II software.
For more information about manually picking and placing CMU and ATX PLLs, refer
to
Devices.
This section describes the transmitter channel PMA and PCS datapath clocking in
non-bonded and bonded channel configurations:
AN 578: Manual Placement of CMU PLLs and ATX PLLs in Stratix IV GX and GT
“Transmitter Channel Datapath Clocking” on page 2–20
“Receiver Channel Datapath Clocking” on page 2–39
“Non-Bonded Channel Configurations” on page 2–24
“Bonded Channel Configurations” on page 2–27
“Non-Bonded Basic (PMA Direct) Mode Channel Configurations” on page 2–34
“Bonded Basic (PMA Direct) ×N Mode Channel Configurations” on page 2–36
Chapter 2: Transceiver Clocking in Stratix IV Devices
Transceiver Channel Datapath Clocking
February 2011 Altera Corporation

Related parts for EP4SE530H40I3