EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 58

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
3–2
Table 3–1. Summary of TriMatrix Memory Features (Part 2 of 2)
Table 3–2. TriMatrix Memory Capacity and Distribution in Stratix IV Devices (Part 1 of 2)
Stratix IV Device Handbook Volume 1
Byte enable
Packed mode
Address clock enable
Single-port memory
Simple dual-port memory
True dual-port memory
Embedded shift register
ROM
FIFO buffer
Simple dual-port mixed
width support
True dual-port mixed width
support
Memory Initialization File
(.mif)
Mixed clock mode
Power-up condition
Register clears
Write/Read operation
triggering
Same-port read-during-write Outputs set to don’t care
Mixed-port read-during-write
ECC Support
EP4SE230
EP4SE360
EP4SE530
EP4SE820
EP4SGX70
EP4SGX110
Device
Feature
Table 3–2
Stratix IV family member.
MLABs
10,624
16,261
4,560
7,072
1,452
2,112
Outputs cleared if
registered, otherwise reads
memory contents
Output registers
Write: Falling clock edges
Read: Rising clock edges
Outputs set to old data or
don’t care
Soft IP support using the
Quartus II software
lists the capacity and distribution of the TriMatrix memory blocks in each
M9K Blocks
1,235
1,248
1,280
1,610
462
660
MLABs
v
v
v
v
v
v
v
v
v
M144K
Blocks
22
48
64
60
16
16
Outputs cleared
Output registers
Write and Read: Rising clock
edges
Outputs set to old data or
new data
Outputs set to old data or
don’t care
Soft IP support using the
Quartus II software
Chapter 3: TriMatrix Embedded Memory Blocks in Stratix IV Devices
(Dedicated Memory Blocks Only)
Total Dedicated RAM Bits
M9K Blocks
v
v
v
v
v
v
v
v
v
v
v
v
v
14,283
18,144
20,736
23,130
6,462
8,244
(Kb)
Outputs cleared
Output registers
Write and Read: Rising clock
edges
Outputs set to old data or
new data
Outputs set to old data or
don’t care
Built-in support in ×64-wide
SDP mode or soft IP support
using the Quartus II software
February 2011 Altera Corporation
M144K Blocks
(Including MLABs)
Total RAM Bits
v
v
v
v
v
v
v
v
v
v
v
v
v
17,133
22,564
27,376
33,294
7,370
9,564
(Kb)
Overview

Related parts for EP4SE530H40I3