EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 510
EP4SE530H40I3
Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(72 pages)
6.EP4SE230F29C3N.pdf
(12 pages)
Specifications of EP4SE530H40I3
Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SE230F29C3N PDF datasheet #6
- Current page: 510 of 1154
- Download datasheet (32Mb)
1–66
Stratix IV Device Handbook Volume 2: Transceivers
In some Basic single-width configurations with a 10-bit PMA-PCS interface, you can
configure the word aligner in bit-slip mode by selecting the Use manual bit slipping
mode option in the ALTGX MegaWizard Plug-In Manager.
The word aligner operation for Basic single-width with a 10-bit PMA-PCS interface is
similar to the word aligner operation in Basic single-width mode with an 8-bit
PMA-PCS interface. For word aligner operation in bit-slip mode, refer to
Alignment Mode Word Aligner with 8-Bit PMA-PCS Interface Modes” on page
The only difference is that the bit-slip word aligner with 10-bit PMA-PCS interface
modes allows 7-bit and 10-bit word alignment patterns, whereas the one with 8-bit
PMA-PCS interface modes allows only 16-bit word alignment patterns.
In double-width mode, the PMA-PCS interface is either 16 or 20 bits wide. In 16-bit
PMA-PCS interface modes, the word aligner receives 16 bit wide data from the
deserializer. In 20-bit PMA-PCS interface modes, the word aligner receives 10-bit
wide data from the deserializer. Depending on the configured functional mode, you
can configure the word aligner in manual alignment mode or bit-slip mode.
Automatic synchronization state machine mode is not supported for word aligner in
double-width mode.
The following functional modes support the 16-bit PMA-PCS interface:
■
■
■
Table 1–29
16-bit PMA-PCS interface.
Table 1–29. Word Aligner Configurations with 16-Bit PMA-PCS Interface
In manual alignment mode, the word aligner starts looking for the programmed 8-bit,
16-bit, or 32-bit word alignment pattern in the received data stream as soon as
rx_digitalreset is de-asserted low. It aligns to the first word alignment pattern
received regardless of the logic level driven on the rx_enapatternalign signal. Any
word alignment pattern received thereafter in a different word boundary does not
cause the word aligner to re-align to this new word boundary. After the initial word
alignment following de-assertion of the rx_digitalreset signal, if a word
re-alignment is required, you must use the rx_enapatternalign signal.
SONET/SDH OC-96
Basic double-width
Note to
(1) The word aligner is bypassed in (OIF) CEI PHY interface mode.
SONET/SDH OC-96
(OIF) CEI PHY interface
Basic double-width
Word Aligner in Double-Width Mode
Functional Mode
Table
Bit-Slip Mode Word Aligner with 10-Bit PMA-PCS Interface Mode
Word Aligner in Double-Width Mode with 16-Bit PMA-PCS Interface Modes
Manual Alignment Mode Word Aligner with 16-Bit PMA-PCS Interface Modes
lists the word aligner configurations allowed in functional modes with a
1–29:
Manual alignment, Bit-slip
Allowed Word Aligner
Manual alignment
Configurations
Chapter 1: Transceiver Architecture in Stratix IV Devices
February 2011 Altera Corporation
Allowed Word Alignment
8 bits, 16 bits, 32 bits
Transceiver Block Architecture
Pattern Length
16 bits, 32 bits
(Note 1)
“Manual
1–60.
Related parts for EP4SE530H40I3
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: