EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 587

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Table 1–53. PCIe Rateswitch Controller and Clock Switch Circuitry
February 2011 Altera Corporation
Channel
Bonding
Option
×1
×4
×8
Individual channel PCS block
CMU0_Channel
CMU0_Channel of the master
transceiver block
Location of PCIe Rateswitch
Controller Module
PCIe transmitter high-speed serial and low-speed parallel clock switch occurs:
In PCIe ×1, ×4, and ×8 modes, the recovered clock switch happens in the receiver CDR
of each transceiver channel.
Table 1–53
switch circuitry in PCIe ×1, ×4, and ×8 modes.
In PCIe ×1 mode, the CMU_PLL clock switch occurs in the local clock divider in each
transceiver channel.
In PCIe ×4 mode, the CMU_PLL clock switch occurs in the CMU0 clock divider in the
CMU0_Channel within the transceiver block.
In PCIe ×8 mode, the CMU_PLL clock switch occurs in the CMU0 clock divider in the
CMU0_Channel within the master transceiver block.
lists the locations of the PCIe rateswitch controller and the PCIe clock
Local clock divider in transmitter PMA
of each channel
CMU0 clock divider in CMU0_Channel
CMU0 clock divider in CMU0_Channel
of the master transceiver block
Transmitter High-Speed Serial and
Low-Speed Parallel Clock Switch
Circuitry
Location of PCIe Clock Switch Circuitry
Stratix IV Device Handbook Volume 2: Transceivers
Recovered Clock Switch Circuitry
CDR block in receiver PMA of each
channel
CDR block in receiver PMA of each
channel
CDR block in receiver PMA of each
channel
1–143

Related parts for EP4SE530H40I3