EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 638

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–194
Figure 1–158. Reverse Serial Pre-CDR Loopback Datapath
Stratix IV Device Handbook Volume 2: Transceivers
FPGA
Fabric
RX Phase
Compen-
sation
FIFO
Reverse Serial Pre-CDR Loopback
The reverse serial pre-CDR loopback is available as a subprotocol under Basic
functional mode. In reverse serial pre-CDR loopback, the data received through the
rx_datain port is looped back to the tx_dataout port before the receiver CDR. The
received data is also available to the FPGA logic.
channel datapath for reverse serial pre-CDR loopback mode. The active block of the
transmitter channel is only the transmitter buffer. You can change the output
differential voltage on the transmitter buffer through the ALTGX MegaWizard
Plug-In Manager. The pre-emphasis settings for the transmitter buffer cannot be
changed in this configuration.
PCIe Reverse Parallel Loopback
PCIe reverse parallel loopback is only available in PCIe functional mode for Gen1 and
Gen2 data rates. As shown in
receiver CDR, deserializer, word aligner, and rate matching FIFO buffer. It is then
looped back to the transmitter serializer and transmitted out through the tx_dataout
port. The received data is also available to the FPGA fabric through the rx_dataout
port. This loopback mode is compliant with the PCIe specification 2.0. To enable this
loopback mode, assert the tx_detectrxloopback port.
Ordering
Byte
Serializer
Byte
De-
Decoder
8B/10B
Figure
Transmitter Channel PCS
Receiver Channel PCS
1–159, the received serial data passes through the
Chapter 1: Transceiver Architecture in Stratix IV Devices
Aligner
Word
Figure 1–158
Serializer
Receiver Channel PMA
De-
February 2011 Altera Corporation
Transmitter Channel PMA
shows the transceiver
Serializer
Transceiver Block Architecture
Receiver
CDR
Loopback
Pre-CDR
Reverse
Serial

Related parts for EP4SE530H40I3