EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 861

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
Figure 5–6. Method 1—Read Transaction Waveform
February 2011 Altera Corporation
logical_address_channel [1:0]
1
rx_tx_duplex_sel [1:0]
In this example, you want to read the existing V
control registers of the transmitter portion of a specific channel controlled by the
ALTGX_RECONFIG instance. For this example, the number of channels connected to
the dynamic reconfiguration controller is four. Therefore, the
logical_channel_address port is 2 bits wide. Also, to initiate the read transaction,
assert the read signal for one reconfig_clk clock cycle. After the read transaction has
completed, the data_valid signal is asserted.
waveform.
Simultaneous write and read transactions are not allowed.
Method 2—Using the Same Control Signals for All Channels
To use Method 2, enable the Use the same control signal for all channels option in
the Analog controls screen of the ALTGX_RECONFIG MegaWizard Plug-In Manager.
Using Method 2, you can write the same PMA control value into all the transceiver
channels connected to the dynamic reconfiguration controller.
The PMA control write ports remain fixed in width irrespective of the number of
channels controlled by the ALTGX_RECONFIG instance. The PMA control read ports
increase in width based on the number of channels controlled by the
ALTGX_RECONFIG instance.
tx_vodctrl [2:0]
reconfig_clk
Read Transaction
data_valid
busy
read
2’b00
2’b00
3’b000
2’b01 (second channel of the ALTGX instance)
2’b10 (transmitter portion only)
Figure 5–6
OD
Stratix IV Device Handbook Volume 2: Transceivers
values from the transmit V
3’bXXX
shows the read transaction
3’b001
OD
5–15

Related parts for EP4SE530H40I3