EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 651

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Built-In Self Test Modes
Figure 1–174. BIST PRBS, High Frequency, and Low Frequency Pattern Datapath
Table 1–71. Available PRBS, High Frequency, and Low Frequency Patterns in Single-Width Mode
February 2011 Altera Corporation
Patterns
PRBS 7
PRBS 8
PRBS 10
PRBS 23
High
frequency
(2)
FPGA
Fabric
PRBS in Single-Width Mode
Compen-
Polynomial
Phase
Compen-
sation
X
1010101010
FIFO
Phase
X
sation
TX
FIFO
X
X
RX
23
10
7
8
+ X
+ X
+ X
+ X
Different PRBS patterns are available as a subprotocol under Basic functional mode
for single-width and double-width mode, as shown in the following sections.
You can enable the serial loopback option in Basic PRBS mode to loop the generated
pattern to the receiver channel. This creates a rx_seriallpbken port that you can use
to dynamically control the serial loopback. The 8B/10B encoder/decoder blocks are
bypassed in Basic PRBS mode.
Figure 1–174
sent to the transmitter serializer. The verifier checks the data from the word aligner.
Table 1–71
patterns for PRBS in single-width mode configuration.
6
7
18
7
+ 1
+ 1
+ 1
+ 1
Ordering
Byte
Serializer
Byte
Width of
8 Bit
Channel
lists the various PRBS patterns and corresponding word alignment
N
Y
Y
Y
Y
serializer
shows the datapath for the PRBS patterns. The generated PRBS pattern is
Byte
De-
(1)
Encoder
8B/10B
BIST PRBS, High-Freq,
Pattern with
Width 8 Bit
Low-Freg pattern
Alignment
Receiver Channel PCS
16’h3040
16’hFF5A
Decoder
16’hFFFF
8B/10B
Channel
generator
Word
NA
NA
Width 8 Bit
Match
FIFO
Rate
Maximum
Data Rate
Channel
(Gbps)
Transmitter Channel PCS
With
N/A
2.5
2.5
2.5
2.5
BIST PRBS verifier
Deskew
FIFO
10 Bit
Width of
Stratix IV Device Handbook Volume 2: Transceivers
Channel
Aligner
Word
N
N
N
Y
Y
(1)
serializer
Receiver Channel
Serializer
Transmitter Channel PMA
De-
Alignment
PMA
Pattern
10’h3FF
Word
Receiver
NA
NA
NA
NA
CDR
can be dynamically enabled
Width 10 Bit
Serial loop back
Data Rate
Maximum
Channel
(Gbps)
3.125
3.125
with
N/A
N/A
N/A
1–207

Related parts for EP4SE530H40I3