EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 1028

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 2: Transceiver Design Flow Guide for Stratix IV Devices
Compilation
Compilation
February 2011 Altera Corporation
When you compile your design, the Quartus II software generates an SRAM Object
File (.sof) or programmer object file (.pof) that you can download to the Stratix IV GX
hardware. Typically, the first step in compiling the design is assigning pin locations
for the I/Os and clocks. Use the pin planner tool in the Quartus II software to assign
pins.
The Quartus II software generates multiple report files that contain information such
as transceiver configuration and clock resource utilization. The following section
describes the report files relevant to using transceivers and clock resource.
1
Stratix IV GX transceivers support a variety of I/O standards for the input
reference clocks and serial data pins. Assign pins and the logic level standard (for
example, 1.5-V PCML and LVDS) for the input and output pins.
f
If you share the same transceiver-FPGA fabric interface clocks for multiple
transceiver channels (tx_coreclk and rx_coreclk) in your design, set the 0 ppm
constraints. These constraints enable the Quartus II software to relax the legality
check restrictions on clocking.
f
For transceiver serial pins and refclk pins, set the on-chip termination (OCT)
resistor settings.
f
Create timing constraints for the clocks and data paths. Use the TimeQuest Timing
Analyzer to set timing constraints.
f
Compile the design. This generates a .sof that can be downloaded in the FPGA.
For a basic tutorial about the Quartus II software, open the Quartus II
software, click the Help menu and select Tutorial.
For more information, refer to the
For more information, refer to the “Common Clock Driver Selection Rules”
section of the
For more information about supported OCT settings, refer to “Transmitter
Output Buffer” section of the
chapter.
For more information about the TimeQuest Timing Analyzer, refer to the
Quartus II Development Software
Transceiver Clocking in Stratix IV Devices
Transceiver Architecture in Stratix IV Devices
Handbook.
I/O Features in Stratix IV Devices
Stratix IV Device Handbook Volume 3
chapter.
chapter.
2–10

Related parts for EP4SE530H40I3