EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 291

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 8: High-Speed Differential I/O Interfaces and DPA in Stratix IV Devices
Differential Transmitter
Figure 8–7. Serializer Bypass in Stratix IV Devices
Notes to
(1) All disabled blocks and signals are grayed out.
(2) In DDR mode, tx_inclock clocks the IOE register. In SDR mode, data is directly passed through the IOE.
(3) In SDR and DDR modes, the data width to the IOE is 1 and 2 bits, respectively.
February 2011 Altera Corporation
Figure
(LVDS_LOAD_EN, diffioclk, tx_coreclock)
(LVDS_LOAD_EN, diffioclk, tx_coreclock)
8–7:
tx_coreclock
tx_coreclock
Figure 8–6
mode, you can use an LVDS channel as a clock output channel.
Figure 8–6. Stratix IV Transmitter in Clock Output Mode
You can bypass the Stratix IV serializer to support DDR (×2) and SDR (×1) operations
to achieve a serialization factor of 2 and 1, respectively. The I/O element (IOE)
contains two data output registers that can each operate in either DDR or SDR mode.
Figure 8–7
FPGA
Fabric
tx_in 2
shows the Stratix IV transmitter in clock output mode. In clock output
shows the serializer bypass path.
FPGA
Fabric
Left/Right PLL
Left/Right PLL
DIN
DIN
Serializer
Serializer
3
DOUT
DOUT
(Note
2
Left/Right
PLL
IOE
1), (2),
Parallel
Transmitter Circuit
LVDS_LOAD_EN
diffioclk
(3)
LVDS Transmitter
Series
IOE supports SDR, DDR, or
Non-Registered Datapath
Stratix IV Device Handbook Volume 1
+
-
Txclkout+
Txclkout–
tx_out
8–13

Related parts for EP4SE530H40I3