EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 550

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
1–106
Figure 1–92. CMU1 Channel (Grayed Area Shows the Inactive Block)
Stratix IV Device Handbook Volume 2: Transceivers
f
f
CMU1 Channel
The CMU1 channel, shown in
high-speed clock to the transmitter channels within the transceiver block. The
CMU1 PLL is similar to the CMU0 PLL (refer to
The CMU1 PLL generates the high-speed clock that is only used in non-bonded
functional modes. The transmitter channels within the transceiver block can receive a
high-speed clock from either of the two CMU PLLs and uses local dividers to provide
clocks to its PCS and PMA blocks.
For more information about using two CMU PLLs to configure transmitter channels,
refer to the
Power Down CMU1 PLL
You can power down the CMU1 PLL by asserting the pll_powerdown signal.
For more information, refer to the
chapter.
Configuring CMU Channels as Transceiver Channels
You can configure the two CMU channels in the transceiver block of Stratix IV GX
and GT devices as full-duplex PMA-only channels to run between 600 Mbps and
6.5 Gbps.
PLL Cascade Clock
Global Clock Line
Dedicated refclk0
Dedicated refclk1
ITB Clock Lines
pll_powerdown
pll_locked
Configuring Multiple Protocols and Data Rates in Stratix IV Devices
6
CMU1 PLL
Reference
Input
Clock
Figure
CMU1 PLL
Reset Control and Power Down in Stratix IV Devices
1–92, contains the CMU1 PLL that provides the
Chapter 1: Transceiver Architecture in Stratix IV Devices
“CMU0 PLL” on page
CMU1 PLL
High-Speed
Clock
CMU1 Channel
CMU1 Clock
Divider
February 2011 Altera Corporation
Transceiver Block Architecture
1–102).
chapter.

Related parts for EP4SE530H40I3