EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 88

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
4–8
Stratix IV Operational Modes Overview
Table 4–2. Stratix IV DSP Block Operation Modes
Stratix IV Device Handbook Volume 1
Independent
Multiplier
Two-Multiplier
Adder
Four-Multiplier
Adder
Multiply
Accumulate
Shift
High Precision
Multiplier Adder
Notes to
(1) This mode also supports loopback mode. In loopback mode, the number of loopback multipliers per DSP block is two. You can use the
(2) Dynamic shift mode supports arithmetic shift left, arithmetic shift right, logical shift left, logical shift right, and rotation operation.
(3) Dynamic shift mode operates on a 32-bit input vector but the multiplier width is configured as 36 bits.
(4) Unsigned value is also supported but you must ensure that the result can be contained within 36 bits.
remaining multipliers in regular two-multiplier adder mode.
Mode
(2)
(1)
Table
4–2:
36 bits
Multiplier
in Width
Double
12 bits
18 bits
36 bits
18 bits
18 bits
18 bits
18× 36
9 bits
You can use each Stratix IV DSP block in one of five basic operational modes.
Table 4–2
can implement within a single DSP block, depending on the mode.
The DSP block consists of two identical halves (the top half and bottom half). Each
half has four 18 × 18 multipliers.
The Quartus
operation of the multipliers. After making the appropriate parameter settings using
the megafunction’s MegaWizard
automatically configures the DSP block.
Stratix IV DSP blocks can operate in different modes simultaneously. Each half block
is fully independent except for the sharing of the three clock, ena, and aclr signals.
For example, you can break down a single DSP block to operate a 9 × 9 multiplier in
one half block and an 18 × 18 two-multiplier adder in the other half block. This
increases DSP block resource efficiency and allows you to implement more
multipliers within a Stratix IV device. The Quartus II software automatically places
multipliers that can share the same DSP block resources within the same block.
(3)
Mults
lists the five basic operational modes and the number of multipliers that you
# of
1
1
1
1
1
2
4
4
1
2
®
II software includes megafunctions used to control the mode of
Block
# per
8
6
4
2
2
4
2
2
2
2
Signed
Signed or
Unsigned
Both
Both
Both
Both
Both
Both
Both
Both
Both
(4)
Plug-In Manager, the Quartus II software
RND,
SAT
Yes
Yes
Yes
Yes
No
No
No
No
No
No
Register
In Shift
Yes
Yes
Yes
No
No
No
No
No
No
No
Chapter 4: DSP Blocks in Stratix IV Devices
Chainout
Adder
Stratix IV Operational Modes Overview
Yes
Yes
No
No
No
No
No
No
No
February 2011 Altera Corporation
1st Stage
Add/Sub
Both
Both
Both
Add Only
Add Only
Add/Acc
Stage
Both
2nd

Related parts for EP4SE530H40I3