EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 625

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
Figure 1–147. (OIF) CEI PHY Interface Mode for Stratix IV GX and GT Devices
February 2011 Altera Corporation
(FPGA Fabric-Transceiver
(FPGA Fabric-Transceiver
Interface Clock Cycles)
Interface Clock Cycles)
PMA-PCS Interface
Interface Frequency
Fabric-Transceiver
Low-Latency PCS
Fabric-Transceiver
(OIF) CEI PHY Interface Mode
Stratix IV GX and GT transceivers support a data rate between 4.976 Gbps and
6.375 Gbps in (OIF) CEI PHY interface mode.
Figure 1–147
Stratix IV GX and GT devices.
Encoder/Decoder
Rate Match FIFO
Functional Modes
Data Rate (Gbps)
Channel Bonding
TX PCS Latency
Interface Frequency
Functional Mode
(Pattern Length)
RX PCS Latency
Byte Ordering
Interface Width
Word Aligner
Byte SerDes
8B/10B
Width
FPGA
FPGA
(MHz)
8-bit
shows (OIF) CEI PHY interface mode configurations supported in
Single
Width
10-bit
Basic
16-bit
Double
Width
Stratix IV GX and GT Configurations
20-bit
10-bit
PIPE
XAUI
10-bit
GIGE
10-bit
Protocol
SRIO
10-bit
SONET
/SDH
8-bit
Stratix IV Device Handbook Volume 2: Transceivers
x1, x4 (Transmitter
PMA-Only Bonding)
(OIF) CEI PHY
Interface Mode
199.21875
3.125-6.375
97.65625-
Disabled
Disabled
Disabled
Disabled
Disabled
Enabled
4 -5.5
16-bit
32-Bit
6.5 -
(OIF)
CEI
8.5
10-bit
SDI
10-Bit
Deterministic
Latency
20-Bit
1–181

Related parts for EP4SE530H40I3