HD6417641 RENESAS [Renesas Technology Corp], HD6417641 Datasheet - Page 374

no-image

HD6417641

Manufacturer Part Number
HD6417641
Description
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 12 Bus State Controller (BSC)
12.5.2
Basic Timing: For access to a normal space, this LSI uses strobe signal output in consideration of
the fact that mainly static RAM will be directly connected. When using SRAM with a byte-
selection pin, see section 12.5.8, Byte-Selection SRAM Interface. Figure 12.3 shows the basic
timings of normal space access. A no-wait normal access is completed in two cycles. The BS
signal is asserted for one cycle to indicate the start of a bus cycle.
There is no access size specification when reading. The correct access start address is output in the
least significant bit of the address, but since there is no access size specification, 32 bits are always
read in case of a 32-bit device, and 16 bits in case of a 16-bit device. When writing, only the WEn
signal for the byte to be written is asserted.
Rev. 4.00 Sep. 14, 2005 Page 324 of 982
REJ09B0023-0400
Normal Space Interface
Figure 12.3 Normal Space Basic Access Timing (Access Wait 0)
Note: * The waveform for DACKn is when active low is specified.
Write
Read
A25 to A0
RD/WR
D31 to D0
RD/WR
D31 to D0
DACKn
CKIO
WEn
CSn
RD
BS
*
T1
T2

Related parts for HD6417641