M3087BFLBGP#U5 Renesas Electronics America, M3087BFLBGP#U5 Datasheet - Page 381

IC M32C/87 MCU FLASH 144LQFP

M3087BFLBGP#U5

Manufacturer Part Number
M3087BFLBGP#U5
Description
IC M32C/87 MCU FLASH 144LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheet

Specifications of M3087BFLBGP#U5

Core Processor
M32C/80
Core Size
16/32-Bit
Speed
32MHz
Connectivity
EBI/EMI, I²C, IEBus, IrDA, SIO, UART/USART
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
121
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 34x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
144-LQFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M3087BFLBGP#U5M3087BFLBGP
Manufacturer:
MITSUBISHI
Quantity:
885
Company:
Part Number:
M3087BFLBGP#U5M3087BFLBGP
Manufacturer:
RENESAS
Quantity:
1 000
Company:
Part Number:
M3087BFLBGP#U5M3087BFLBGP U5B
Manufacturer:
RENESAS
Quantity:
100
Company:
Part Number:
M3087BFLBGP#U5M3087BFLBGP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M3087BFLBGP#U5
Manufacturer:
Renesas
Quantity:
138
M32C/87 Group (M32C/87, M32C/87A, M32C/87B)
REJ09B0180-0151 Rev.1.51 Jul 31, 2008
Page 357 of 587
Figure 22.28
(2) When the base timer is reset by matching the GiPO0 register
Base timer i
Count source of
base timer
Base timer value
Read value from
the GiBT register
OUTCi_ j pin
POijR bit in registers
i = 1, 2; j = 0 to 7
The above applies under the following conditions:
- Group 1: G1BCR1 register; bits RST2 and RST1 are set to 00b (Base timer is not reset by matching the G1PO0 register)
- Group 2: Bits RST2 to RST0 in the G2BCR1 register are set to 000b (Base timer is not reset by matching the G2PO0 register)
- In the GiPOCRj register, the IVL bit is set to 0 (“L” output) and the INV bit is set to 0 (output not inverted)
Base timer i
Count source of
base timer
Base timer value
Read value from
the GiBT register
OUTCi_j pin
POijR bit
in the IIOkIR register
IIO0IR to IIO11IR
(1) When the base timer is not reset
i = 1, 2; j = 1 to 7; k = 0 to 5, 7 to 11
m: Setting value of the GiPOj register (0000h to FFFFh); p: Setting value of the GiPO0 register (0001h to FFFDh)
The above applies under the following conditions:
- Group 1: G1BCR1 register; bits RST2 and RST1 are set to 01b (Base timer is reset by matching the G1PO0 register)
- Group 2: Bits RST2 to RST0 in the G2BCR1 register are set to 010b (Base timer is reset by matching the G2PO0 register)
- In the GiPOCRj register, the IVL bit is set to 0 (“L” output) and the INV bit is set to 0 (output not inverted)
- m < p + 2
Phase-Delayed Waveform Output Mode Operation
FFFFh
0000h
0000h
“H”
“H”
“L”
“L”
p+1
m: Setting value of the GiPOj register (0000h to FFFFh)
1
0
1
0
m
m
bits UD1 and UD0 are set to 00b (counter increment mode)
bits UD1 and UD0 are set to 00b (counter increment mode)
Match
Match
m
m
m
m
m+1
m+1
m+1
m+1
m+2
m+2
p
p
FFFF 0000
p+1
FFFF 0000
p+1
65536
Reset
p + 2
fBTi
0000
fBTi
Set to 0 by a program
Set to 0 by a program
0000
22. Intelligent I/O (Waveform Generation Function)
Match
Match
m
m
m
m
m+1
m+1
m+1
m+1
m+2
m+2
p
p
FFFF 0000
p+1
FFFF 0000
p+1
65536
Reset
0000
p + 2
fBTi
fBTi
0000
Match
Match
m
m
m
m
m+1
m+1
m+1
m+1

Related parts for M3087BFLBGP#U5