UPD78F1506GF-GAT-AX Renesas Electronics America, UPD78F1506GF-GAT-AX Datasheet - Page 350

no-image

UPD78F1506GF-GAT-AX

Manufacturer Part Number
UPD78F1506GF-GAT-AX
Description
MCU 16BIT 78K0R/LX3 128-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Lx3r
Datasheet

Specifications of UPD78F1506GF-GAT-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LCD, LVD, POR, PWM, WDT
Number Of I /o
78
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
78K0R/Lx3
R01UH0004EJ0401 Rev.4.01
Jul 2, 2010
Operation
start
During
operation
Operation
stop
TAU stop
Sets TOEmp and TOEmq (slave) to 1 (only when
operation is resumed).
The TSmn bit (master), and TSmp and TSmq (slave) bits
of the TSm register are set to 1 at the same time.
Set values of the TMRmn, TMRmp, and TMRmq registers
and TOMmn, TOMmp, TOMmq, TOLmn, TOLmp, and
TOLmq bits cannot be changed.
Set values of the TDRmn, TDRmp, and TDRmq registers
can be changed after INTTMmn of the master channel is
generated.
The TCRmn, TCRmp, and TCRmq registers can always
be read.
The TSRmn, TSRmp, and TSRmq registers are not used.
Set values of the TOm and TOEm registers can be
changed.
The TTmn bit (master), TTmp, and TTmq (slave) bits are
set to 1 at the same time.
TOEmp or TOEmq of slave channel is cleared to 0
and value is set to the TOmp and TOmq registers.
To hold the TOmp and TOmq pins output levels
When holding the TOmp and TOmq pins output levels is
not necessary
The TAU0EN or TAU1EN bits of the PER0 register is
cleared to 0.
The TSmn, TSmp, and TSmq bits automatically return
to 0 because they are trigger bits.
The TTmn, TTmp, and TTmq bits automatically return
to 0 because they are trigger bits.
Clears TOmp and TOmq bits to 0 after
the value to be held is set to the port register.
Switches the port mode register to input mode.
Figure 6-71. Operation Procedure When Multiple PWM Output Function Is Used (2/2)
Software Operation
The counter of the master channel loads the TDRmn value
to TCRmn and counts down. When the count value
reaches TCRmn = 0000H, INTTMmn output is generated.
At the same time, the value of the TDRmn register is loaded
to TCRmn, and the counter starts counting down again.
At the slave channel 1, the values of TDRmp are
transferred to TCRmp, triggered by INTTMmn of the master
channel, and the counter starts counting down. The output
levels of TOmp become active one count clock after
generation of the INTTMmn output from the master
channel. It becomes inactive when TCRmp = 0000H, and
the counting operation is stopped.
At the slave channel 2, the values of TDRmq are
transferred to TDRmq, triggered by INTTMmn of the master
channel, and the counter starts counting down. The output
levels of TOmq become active one count clock after
generation of the INTTMmn output from the master
channel. It becomes inactive when TCRmq = 0000H, and
the counting operation is stopped.
After that, the above operation is repeated.
TEmn, TEmp, and TEmq = 0, and count operation stops.
The TOmp and TOmq pins output the TOmp and TOmq
set levels.
The TOmp and TOmq pins output levels are held by port
function.
The TOmp and TOmq pins output levels go into Hi-Z output
state.
TEmn = 1, TEmp, TEmq = 1
Power-off status
TCRmn, TCRmp and TCRmq hold count value and stops.
When the master channel starts counting, INTTMmn is
generated. Triggered by this interrupt, the slave
channel also starts counting.
The TOmp and TOmq outputs are not initialized but
holds current status.
All circuits are initialized and SFR of each channel is
also initialized.
(The TOmp and TOmq bits are cleared to 0 and the
TOmp and TOmq pins are set to port mode.)
CHAPTER 6 TIMER ARRAY UNIT
Hardware Status
350

Related parts for UPD78F1506GF-GAT-AX