UPD78F1506GF-GAT-AX Renesas Electronics America, UPD78F1506GF-GAT-AX Datasheet - Page 618

no-image

UPD78F1506GF-GAT-AX

Manufacturer Part Number
UPD78F1506GF-GAT-AX
Description
MCU 16BIT 78K0R/LX3 128-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Lx3r
Datasheet

Specifications of UPD78F1506GF-GAT-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LCD, LVD, POR, PWM, WDT
Number Of I /o
78
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
78K0R/Lx3
R01UH0004EJ0401 Rev.4.01
Jul 2, 2010
SDA0
SCL0
Figure 15-25 shows the communication reservation timing.
Remark
Communication reservations are accepted via the timing shown in Figure 15-26. After bit 1 (STD) of the IICA
status register (IICS) is set to 1, a communication reservation can be made by setting bit 1 (STT) of IICA control
register 0 (IICCTL0) to 1 before a stop condition is detected.
Figure 15-27 shows the communication reservation protocol.
SDA0
SCL0
SPD
STD
Hardware processing
Program processing
1
IICA:
STT:
STD:
SPD:
2
Standby mode (Communication can be reserved by setting STT to 1 during this period.)
3
Figure 15-26. Timing for Accepting Communication Reservations
IICA shift register
Bit 1 of IICA control register 0 (IICCTL0)
Bit 1 of IICA status register (IICS)
Bit 0 of IICA status register (IICS)
Communi-
cation
reservation
STT = 1
4
Figure 15-25. Communication Reservation Timing
5
6
7
Generate by master device with bus mastership
8
9
Set SPD
and
INTIICA
CHAPTER 15 SERIAL INTERFACE IICA
Write to
IICA
Set
STD
1
2
3
4
5
6
618

Related parts for UPD78F1506GF-GAT-AX