FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 307

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
9.1.3
Intel
®
82801DBM ICH4-M Datasheet
PCICMD—PCI COMMAND Register (LPC I/F—D31:F0)
Offset Address:
Default Value:
Lockable:
15:10
Bit
9
8
7
6
5
4
3
2
1
0
Reserved
Fast Back to Back Enable (FBE) — RO. Hardwired to 0.
SERR# Enable (SERR_EN) — R/W.
0 = Disable.
1 = Enable. Allow SERR# to be generated.
Wait Cycle Control (WCC) — RO. Hardwired to 0.
Parity Error Response (PER) — R/W.
0 = No action is taken when detecting a parity error.
1 = The ICH will take normal action when a parity error is detected.
VGA Palette Snoop (VPS) — RO. Hardwired to 0
Postable Memory Write Enable (PMWE) — RO. Hardwired to 0
Special Cycle Enable (SCE) — Hardwired to 1.
Bus Master Enable (BME) — RO. Hardwired to 1 to indicate that bus mastering cannot be disabled
for function 0 (DMA/ISA Master)
Memory Space Enable (MSE) — RO. Hardwired to 1 to indicate that memory space cannot be
disabled for Function 0 (LPC I/F)
I/O Space Enable (IOSE) — RO. Hardwired to 1 to indicate that the I/O space cannot be disabled
for function 0 (LPC I/F)
04
000Fh
No
05h
Description
Attribute:
Size:
Power Well:
LPC Interface Bridge Registers (D31:F0)
R/W, RO
16 bit
Core
307

Related parts for FW82801DBM S L6DN