FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 82

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
Functional Description
82
Note: The LAN Controller reports a system error for any error during an address phase, whether or not it
Write Accesses: The processor, as the initiator, drives the address lines AD[31:0], the command
and byte enable lines C/BE[3:0]# and the control lines IRDY# and FRAME#. It also provides the
LAN Controller with valid data on each data access immediately after asserting IRDY#. The LAN
Controller controls the TRDY# signal and asserts it from the data access. The LAN Controller
allows the processor to issue only one I/O write cycle to the Control/Status Registers, generating a
disconnect by asserting the STOP# signal. This is true for both memory mapped and I/O mapped
accesses.
Retry Premature Accesses
The LAN Controller responds with a Retry to any configuration cycle accessing the LAN
Controller before the completion of the automatic read of the EEPROM. The LAN Controller may
continue to retry any configuration accesses until the EEPROM read is complete. The LAN
Controller does not enforce the rule that the retried master must attempt to access the same address
again in order to complete any delayed transaction. Any master access to the LAN Controller after
the completion of the EEPROM read will be honored.
Error Handling
Data Parity Errors: The LAN Controller checks for data parity errors while it is the target of the
transaction. If an error was detected, the LAN Controller always sets the Detected Parity Error bit
in the PCI Configuration Status register, bit 15. The LAN Controller also asserts PERR#, if the
Parity Error Response bit is set (PCI Configuration Command register, bit 6). The LAN Controller
does not attempt to terminate a cycle in which a parity error was detected. This gives the initiator
the option of recovery.
Target-Disconnect: The LAN Controller prematurely terminates a cycle in the following cases:
System Error: The LAN Controller reports parity error during the address phase using the SERR#
pin. If the SERR# Enable bit in the PCI Configuration Command register or the Parity Error
Response bit are not set, the LAN Controller only sets the Detected Parity Error bit (PCI
Configuration Status register, bit 15). If SERR# Enable and Parity Error Response bits are both set,
the LAN Controller sets the Signaled System Error bit (PCI Configuration Status register, bit 14) as
well as the Detected Parity Error bit and asserts SERR# for one clock.
The LAN Controller, when detecting system error, will claim the cycle if it was the target of the
transaction and continue the transaction as if the address was correct.
is involved in the current transaction.
After accesses to its CSR
After accesses to the configuration space
Intel
®
82801DBM ICH4-M Datasheet

Related parts for FW82801DBM S L6DN