FW82801DBM S L6DN Intel, FW82801DBM S L6DN Datasheet - Page 382

no-image

FW82801DBM S L6DN

Manufacturer Part Number
FW82801DBM S L6DN
Description
Manufacturer
Intel
Datasheet

Specifications of FW82801DBM S L6DN

Lead Free Status / RoHS Status
Not Compliant
LPC Interface Bridge Registers (D31:F0)
9.8.3.13
382
Note: If the corresponding _EN bit is set when the _STS bit is set, the ICH4 will cause an SMI# (except
SMI_STS—SMI Status Register
I/O Address:
Default Value:
Lockable:
Power Well:
bits 8:10 and 12, which don’t need enable bits since they are logic ORs of other registers that have
enable bits). The ICH4 uses the same GPE0_EN register (I/O address: PMBase+2Ch) to enable/
disable both SMI and ACPI SCI general purpose input events. ACPI OS assumes that it owns the
entire GPE0_EN register per ACPI spec. Problems arise when some of the general-purpose inputs
are enabled as SMI by BIOS, and some of the general purpose inputs are enabled for SCI. In this
case ACPI OS turns off the enabled bit for any GPIx input signals that are not indicated as SCI
general-purpose events at boot, and exit from sleeping states. BIOS should define a dummy control
method which prevents the ACPI OS from clearing the SMI GPE0_EN bits.
31:19
Bit
18
17
16
15
14
13
12
Reserved
INTEL_USB2_STS — RO. This non-sticky read-only bit is a logical OR of each of the SMI status bits
in the Intel-Specific USB EHCI SMI Status Register ANDed with the corresponding enable bits. This
bit will not be active if the enable bits are not set. Writes to this bit have no effect.
LEGACY_USB2_STS — RO. This non-sticky read-only bit is a logical OR of each of the SMI status
bits in the USB EHCI Legacy Support Register ANDed with the corresponding enable bits. This bit will
not be active if the enable bits are not set. Writes to this bit will have no effect.
SMBus SMI Status (SMBUS_SMI_STS) — R/WC.
0 = This bit is cleared by writing a 1 to its bit position. This bit is set from the 64 KHz clock domain
1 = Indicates that the SMI# was caused by:
SERIRQ_SMI_STS — RO.
0 = SMI# was not caused by SERIRQ decoder. This is not a sticky bit.
1 = SMI# was caused by the SERIRQ decoder.
PERIODIC_STS — R/WC.
1 = This bit will be set at the rate determined by the PER_SMI_SEL bits. If the PERIODIC_EN bit is
TCO_STS — R/WC.
0 = SMI# not caused by TCO logic.
1 = SMI# was caused by the TCO logic. Note that this is not a wake event.
Note: This bit is cleared by writing a 1 to this bit position.
Device Monitor Status (DEVMON_STS) — RO.
0 = SMI# not caused by Device Monitor.
1 = Set under any of the following conditions:
• This bit is cleared by writing a 1 to its bit position.
•Any of the DEV[7:4]_TRAP_STS bits are set and the corresponding DEV[7:4]_TRAP_EN bits
•Any of the DEVTRAP_STS bits are set and the corresponding DEVTRAP_EN bits are also set.
used by the SMBus. Software must wait at least 15.63 us after the initial assertion of this bit
before clearing it.
also set, the ICH4 will generate an SMI#.
•The SMBus Slave receiving a message, or
•The SMBALERT# signal goes active and the SMB_SMI_EN bit is set and the SMBALERT_DIS
•The SMBus Slave receiving a Host Notify message and the HOST_NOTIFY_INTREN and the
•The ICH4 detecting the SMLINK_SLAVE_SMI command while in the S0 state.
are also set.
bit is cleared, or
SMB_SMI_EN bits are set, or
No
Core
PMBASE + 34h
0000h
Description
Attribute:
Size:
Usage:
Intel
®
82801DBM ICH4-M Datasheet
R/WC, RO
32-bit
ACPI or Legacy

Related parts for FW82801DBM S L6DN