R5F2L3AAANFP#U1 Renesas Electronics America, R5F2L3AAANFP#U1 Datasheet - Page 563

MCU FLASH 96+4KB 100LQFP

R5F2L3AAANFP#U1

Manufacturer Part Number
R5F2L3AAANFP#U1
Description
MCU FLASH 96+4KB 100LQFP
Manufacturer
Renesas Electronics America
Series
R8C/Lx/3AAr
Datasheet

Specifications of R5F2L3AAANFP#U1

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
LCD, POR, PWM, Voltage Detect, WDT
Number Of I /o
88
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 20x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F2L3AAANFP#U1
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/L35A Group, R8C/L36A Group, R8C/L38A Group, R8C/L3AA Group,
R8C/L35B Group, R8C/L36B Group, R8C/L38B Group, R8C/L3AB Group
REJ09B0441-0100 Rev.1.00
Page 526 of 802
Figure 24.12
24.4.6
24.4.7
input signal
Sampling
The CTS function is used to start transmit operation when a low-level signal is applied to the CTS2/RTS2 pin.
Transmit operation begins when the CTS2/RTS2 pin is held low. If the input level is switched to high during a
transmit operation, the operation stops before the next data.
When the RTS function is used, the CTS2/RTS2 pin outputs a low-level signal when the MCU is ready for a
receive operation. The output level goes high at the first falling edge of the CLK2 pin.
• The CRD bit in the U2C0 register = 1 (CTS/RTS function disabled)
• The CRD bit = 0, CRS bit = 0 (CTS function selected)
• The CRD bit = 0, CRS bit = 1 (RTS function selected)
When the DF2EN bit in the URXDF register is set to 1 (RXD2 digital filer enabled), the RXD2 input signal is
loaded internally via the digital filter circuit for noise reduction. The noise canceller consists of three cascaded
latch circuits and a match detection circuit. The RXD2 input signal is sampled on the basic clock with a
frequency 16 times the bit rate. It is recognized as a signal and the level is passed forward to the next circuit
when three latch outputs match. When the outputs do not match, the previous value is retained.
In other words, when the level is changed within three clocks, the change is recognized as not a signal but noise.
Figure 24.12 shows a Block Diagram of RXD2 Digital Filter Circuit.
RXD2
clock
The CTS2/RTS2 pin operates as the programmable I/O function.
The CTS2/RTS2 pin operates as the CTS function.
The CTS2/RTS2 pin operates as the RTS function.
CTS/RTS Function
RXD2 Digital Filter Select Function
Note:
Internal basic clock
Block Diagram of RXD2 Digital Filter Circuit
1. When the CKDIR bit in the U2MR register is 0 (internal clock), the internal basic clock is set to fj/(n+1)
Sampling clock
D
period
(fj = f1, f8, f32, fC; n = setting value in the U2BRG register).
When the CKDIR bit in the U2MR register is 1 (external clock), the internal basic clock is set to fEXT/(n+1)
(fEXT is input from the CLK2 pin. n = setting value in the U2BRG register).
Latch
C
(1)
Q
Oct 30, 2009
D
Latch
C
Q
D
Latch
C
Q
detection
Match
circuit
(DF2EN bit)
URXDF
register
24. Serial Interface (UART2)
Internal RXD2
input signal

Related parts for R5F2L3AAANFP#U1