R5F2L3AAANFP#U1 Renesas Electronics America, R5F2L3AAANFP#U1 Datasheet - Page 571

MCU FLASH 96+4KB 100LQFP

R5F2L3AAANFP#U1

Manufacturer Part Number
R5F2L3AAANFP#U1
Description
MCU FLASH 96+4KB 100LQFP
Manufacturer
Renesas Electronics America
Series
R8C/Lx/3AAr
Datasheet

Specifications of R5F2L3AAANFP#U1

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
LCD, POR, PWM, Voltage Detect, WDT
Number Of I /o
88
Program Memory Size
96KB (96K x 8)
Program Memory Type
FLASH
Ram Size
10K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 20x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F2L3AAANFP#U1
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/L35A Group, R8C/L36A Group, R8C/L38A Group, R8C/L3AA Group,
R8C/L35B Group, R8C/L36B Group, R8C/L38B Group, R8C/L3AB Group
REJ09B0441-0100 Rev.1.00
Page 534 of 802
Figure 24.16
24.5.2
Table 24.13
SCL2/SDA2 pin output
Start/stop condition
interrupt request
generation timing
A start condition is generated by setting the STAREQ bit in the U2SMR4 register to 1 (start).
A restart condition is generated by setting the RSTAREQ bit in the U2SMR4 register to 1 (start).
A stop condition is generated by setting the STPREQ bit in the U2SMR4 register to 1 (start).
The output procedure is as follows:
(1) Set the STAREQ, RSTAREQ, or STPREQ bit to 1 (start).
(2) Set the STSPSEL bit in the U2SMR4 register to 1 (output).
Table 24.13 lists the STSPSEL Bit Functions. Figure 24.16 shows the STSPSEL Bit Functions.
(1) Slave Mode
STSPSEL bit
SCL2
SDA2
STSPSEL bit
SCL2
SDA2
Function
(2) Master Mode
CKDIR = 1 (external clock)
Output of Start and Stop Conditions
CKDIR = 0 (internal clock), CKPH = 1 (with clock delay)
STSPSEL Bit Functions
STSPSEL Bit Functions
Set STAREQ = 1
0
Start condition
detection interrupt
Output of a transfer clock and data.
Output of start/stop conditions is
accomplished by a program using ports
(no automatic generation by hardware)
Generation of start/stop conditions
Set to 1 by
a program.
(start)
Oct 30, 2009
Start condition detection
interrupt
1st 2nd 3rd 4th 5th 6th 7th 8th 9th bit
Set to 0 by
a program.
STSPSEL = 0
1st 2nd 3rd 4th 5th 6th 7th 8th 9th bit
Set STPREQ = 1
Stop condition
detection interrupt
Output of start/stop conditions
according to bits STAREQ,
RSTAREQ, and STPREQ
Completion of start/stop condition
generation
(start)
Set to 1 by
a program.
Stop condition detection
interrupt
STSPSEL = 1
24. Serial Interface (UART2)
Set to 0 by
a program.

Related parts for R5F2L3AAANFP#U1