UPD70F3740GC-UEU-AX Renesas Electronics America, UPD70F3740GC-UEU-AX Datasheet - Page 851

no-image

UPD70F3740GC-UEU-AX

Manufacturer Part Number
UPD70F3740GC-UEU-AX
Description
MCU 32BIT V850ES/JX3 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3r
Datasheet

Specifications of UPD70F3740GC-UEU-AX

Core Processor
RISC
Core Size
32-Bit
Speed
32MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
84
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
NEC
Quantity:
300
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
UPD70F3740GC-UEU-AX
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
V850ES/JG3
R01UH0015EJ0300 Rev.3.00
Sep 30, 2010
CPU
functions
Port
functions
Function
Setting data to
special
registers
SYS register
Registers to be
set first
VSWC register
Accessing
specific on-chip
peripheral I/O
registers
Basic port
configuration
PFn register
Port 0
PMC0 register
PF0 register
P1 register
PM1 register
Details of
Function
Five NOP instructions or more must be inserted immediately after setting the
IDLE1 mode, IDLE2 mode, or STOP mode (by setting the PSC.STP bit to 1).
When a store instruction is executed to store data in the command register,
interrupts are not acknowledged. This is because it is assumed that steps <3>
and <4> above are performed by successive store instructions. If another
instruction is placed between <3> and <4>, and if an interrupt is acknowledged by
that instruction, the above sequence may not be established, causing malfunction.
Although dummy data is written to the PRCMD register, use the same general-
purpose register used to set the special register (<4> in Example) to write data to
the PRCMD register (<3> in Example). The same applies when a general-
purpose register is used for addressing.
If 0 is written to the PRERR bit of the SYS register, which is not a special register,
immediately after a write access to the PRCMD register, the PRERR bit is cleared
to 0 (the write access takes precedence).
If data is written to the PRCMD register, which is not a special register,
immediately after a write access to the PRCMD register, the PRERR bit is set to
1.
Be sure to set the following registers first when using the V850ES/JG3.
• System wait control register (VSWC)
• On-chip debug mode register (OCDM)
• Watchdog timer mode register 2 (WDTM2)
Three clocks are required to access an on-chip peripheral I/O register (without a
wait cycle). The V850ES/JG3 requires wait cycles according to the operating
frequency. Set the following value to the VSWC register in accordance with the
frequency used.
Accessing the above registers is prohibited in the following statuses. If a wait
cycle is generated, it can only be cleared by a reset.
• When the CPU operates with the subclock and the main clock oscillation is
• When the CPU operates with the internal oscillation clock
Ports 0, 3 to 5, and 9 are 5 V tolerant.
The PFnm bit of the PFn register is valid only when the PMnm bit of the PMn
register is 0 (when the output mode is specified) in port mode (PMCnm bit = 0).
When the PMnm bit is 1 (when the input mode is specified), the set value of the
PFn register is invalid.
The DRST pin is used for on-chip debugging.
If on-chip debugging is not used, fix the P05/INTP2/DRST pin to low level
between when the reset signal of the RESET pin is released and when the
OCDM.OCDM0 bit is cleared (0).
For details, see 4.6.3 Cautions on on-chip debug pins.
The P02 to P06 pins have hysteresis characteristics in the input mode of the
alternate function, but do not have hysteresis characteristics in the port mode.
The P05/INTP2/DRST pin becomes the DRST pin regardless of the value of the
PMC05 bit when the OCDM.OCDM0 bit = 1.
1.
When an output pin is pulled up at EV
Do not read or write the P1 register during D/A conversion (see 14.4.3 Cautions). p. 73
When using P1n as alternate functions (ANOn pin output), set the PM1n bit to 1.
stopped
Cautions
DD
or higher, be sure to set the PF0n bit to
APPENDIX E LIST OF CAUTIONS
Page 835 of 870
p. 58
p. 58
p. 58
p. 60
p. 60
p. 61
p. 61
p. 62
p. 70
p. 68
p. 70
p. 70
p. 71
p. 72
p. 73
Page
(2/36)

Related parts for UPD70F3740GC-UEU-AX