UPD70F3451GC-UBT-A Renesas Electronics America, UPD70F3451GC-UBT-A Datasheet - Page 1024

no-image

UPD70F3451GC-UBT-A

Manufacturer Part Number
UPD70F3451GC-UBT-A
Description
MCU 32BIT 128KB FLASH 80LQFP
Manufacturer
Renesas Electronics America
Series
V850E/Ix3r
Datasheet

Specifications of UPD70F3451GC-UBT-A

Core Processor
RISC
Core Size
32-Bit
Speed
64MHz
Connectivity
CSI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
44
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3.5 V ~ 5.5 V
Data Converters
A/D 10x12b, 4x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3451GC-UBT-A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
1022
(2) Generation of exception in servicing program
Servicing program of maskable interrupt or exception
The priority order for multiple interrupt servicing control has 8 levels, from 0 to 7 for each maskable interrupt
request signal (0 is the highest priority), but it can be set as desired via software. The priority order is set using
the xxPRn0 to xxPRn2 bits of the interrupt control request register (xxlCn), provided for each maskable
interrupt request signal. After system reset, an interrupt request signal is masked by the xxMKn bit and the
priority order is set to level 7 by the xxPRn0 to xxPRn2 bits.
The priority order of maskable interrupts is as follows.
Interrupt servicing that has been suspended as a result of multiple servicing control is resumed after the
servicing of the higher priority interrupt has been completed and the RETI instruction has been executed.
A pending interrupt request signal is acknowledged after the current interrupt servicing has been completed
and the RETI instruction has been executed.
Caution In a non-maskable interrupt servicing routine (time until the RETI instruction is executed),
Remark
• EIPC saved to memory or register
• EIPSW saved to memory or register
• TRAP instruction
• Saved value restored to EIPSW
• Saved value restored to EIPC
• RETI instruction
(High)
maskable interrupts are suspended and not acknowledged.
xx: Identification name of each peripheral unit (see Table 20-2)
n: Peripheral unit number (see Table 20-2)
...
...
...
...
Level 0 > Level 1 > Level 2 > Level 3 > Level 4 > Level 5 > Level 6 > Level 7
CHAPTER 20 INTERRUPT/EXCEPTION PROCESSING FUNCTION
User’s Manual U18279EJ3V0UD
← Exception such as TRAP instruction acknowledged.
(Low)

Related parts for UPD70F3451GC-UBT-A