UPD70F3451GC-UBT-A Renesas Electronics America, UPD70F3451GC-UBT-A Datasheet - Page 1184

no-image

UPD70F3451GC-UBT-A

Manufacturer Part Number
UPD70F3451GC-UBT-A
Description
MCU 32BIT 128KB FLASH 80LQFP
Manufacturer
Renesas Electronics America
Series
V850E/Ix3r
Datasheet

Specifications of UPD70F3451GC-UBT-A

Core Processor
RISC
Core Size
32-Bit
Speed
64MHz
Connectivity
CSI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
44
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3.5 V ~ 5.5 V
Data Converters
A/D 10x12b, 4x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3451GC-UBT-A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
1182
SET1
SHL
SHR
SLD.B
SLD.BU
SLD.H
SLD.HU
SLD.W
SST.B
SST.H
SST.W
ST.B
ST.H
ST.W
STSR
Mnemonic
bit#3,disp16[reg1]
reg2,[reg1]
reg1,reg2
imm5,reg2
reg1,reg2
imm5,reg2
disp7[ep],reg2
disp8[ep],reg2
disp8[ep],reg2
reg2,disp7[ep]
reg2,disp16[reg1]
disp4[ep],reg2
disp5[ep],reg2
reg2,disp8[ep]
reg2,disp8[ep]
reg2,disp16[reg1]
reg2,disp16[reg1]
regID,reg2
Operand
00bbb111110RRRRR
dddddddddddddddd
r r rr r1 11 11 1 RRRRR
0000000011100000
r r rr r1 11 11 1 RRRRR
0000000011000000
r r r r r 0 1 0 1 1 0 i i i i i
r r rr r1 11 11 1 RRRRR
0000000010000000
r r r r r 0 1 0 1 0 0 i i i i i
r r r r r 0 1 1 0 d d d d d d d
r r r r r 0 1 1 1 d d d d d d d
r r rr r1 11 01 0 RRRRR
dddddddddddddddd
r r rr r1 11 11 1 RRRRR
0000000001000000
r r r r r 0 0 0 0 1 1 1 d d d d
r r r r r 1 0 1 0 d d d d d d 0
r r r r r 1 0 1 0 d d d d d d 1
r r rr r1 11 01 1 RRRRR
ddddddddddddddd0
ddddddddddddddd1
r r r r r 0 0 0 0 1 1 0 d d d d
r r r r r 1 0 0 0 d d d d d d d
r r r r r 1 0 0 1 d d d d d d d
rrrrr111011RRRRR
Opcode
Notes 18, 20
Note 18
Note 19
Note 21
Note 19
Note 21
APPENDIX C INSTRUCTION SET LIST
Note 8
Note 8
User’s Manual U18279EJ3V0UD
adr←GR[reg1]+sign-extend(disp16)
Z flag←Not(Load-memory-bit(adr,bit#3))
Store-memory-bit(adr,bit#3,1)
adr←GR[reg1]
Z flag←Not(Load-memory-bit(adr,reg2))
Store-memory-bit(adr,reg2,1)
GR[reg2]←GR[reg2] logically shift left by GR[reg1]
GR[reg2]←GR[reg2] logically shift left
by zero-extend(imm5)
GR[reg2]←GR[reg2] logically shift right by GR[reg1]
GR[reg2]←GR[reg2] logically shift right
by zero-extend(imm5)
adr←ep+zero-extend(disp7)
GR[reg2]←sign-extend(Load-memory(adr,Byte))
adr←ep+zero-extend(disp4)
GR[reg2]←zero-extend(Load-memory(adr,Byte))
adr←ep+zero-extend(disp8)
GR[reg2]←sign-extend(Load-memory(adr,Halfword))
adr←ep+zero-extend(disp5)
GR[reg2]←zero-extend(Load-memory(adr,Halfword))
adr←ep+zero-extend(disp8)
GR[reg2]←Load-memory(adr,Word)
adr←ep+zero-extend(disp7)
Store-memory(adr,GR[reg2],Byte)
adr←ep+zero-extend(disp8)
Store-memory(adr,GR[reg2],Halfword)
adr←ep+zero-extend(disp8)
Store-memory(adr,GR[reg2],Word)
adr←GR[reg1]+sign-extend(disp16)
Store-memory(adr,GR[reg2],Byte)
adr←GR[reg1]+sign-extend(disp16)
Store-memory(adr,GR[reg2],Halfword)
adr←GR[reg1]+sign-extend(disp16)
Store-memory(adr,GR[reg2],Word)
GR[reg2]←SR[regID]
Operation
Note 3
Note 3
3
3
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Execution
i
Clock
Note 3
Note 3
3
3
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
r
Note 3
Note 3
Note 9
Note 9
Note 9
Note 9
Note 9
3
3
1
1
1
1
1
1
1
1
1
1
1
l
CY OV S
×
×
×
×
0
0
0
0
Flags
×
×
×
×
Z SAT
×
×
×
×
×
×
(5/6)

Related parts for UPD70F3451GC-UBT-A