UPD70F3451GC-UBT-A Renesas Electronics America, UPD70F3451GC-UBT-A Datasheet - Page 1181

no-image

UPD70F3451GC-UBT-A

Manufacturer Part Number
UPD70F3451GC-UBT-A
Description
MCU 32BIT 128KB FLASH 80LQFP
Manufacturer
Renesas Electronics America
Series
V850E/Ix3r
Datasheet

Specifications of UPD70F3451GC-UBT-A

Core Processor
RISC
Core Size
32-Bit
Speed
64MHz
Connectivity
CSI, I²C, UART/USART
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
44
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3.5 V ~ 5.5 V
Data Converters
A/D 10x12b, 4x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3451GC-UBT-A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Mnemonic
DBTRAP
DI
DISPOSE
DIV
DIVH
DIVHU
DIVU
EI
HALT
HSW
JARL
JMP
JR
LD.B
LD.BU
imm5,list12
imm5,list12,[reg1]
reg1,reg2,reg3
reg1,reg2
reg1,reg2,reg3
reg1,reg2,reg3
reg1,reg2,reg3
reg2,reg3
disp22,reg2
[reg1]
disp22
disp16[reg1],reg2
disp16[reg1],reg2
Operand
1111100001000000
0000011111100000
0000000101100000
0 0 0 0 0 1 1 0 0 1 i i i i i L
LLLLLLLLLLL00000
0 0 0 0 0 1 1 0 0 1 i i i i i L
LLLLLLLLLLLRRRRR
r r rr r1 11 11 1 RRRRR
wwwww01011000000
r r rr r0 00 01 0 RRRRR GR[reg2]←GR[reg2]÷GR[reg1]
r r rr r1 11 11 1 RRRRR
wwwww01010000000
r r rr r1 11 11 1 RRRRR
wwwww01010000010
r r rr r1 11 11 1 RRRRR
wwwww01011000010
1000011111100000
0000000101100000
0000011111100000
0000000100100000
r r r r r 1 1 1 1 1 1 0 0 0 0 0
wwwww01101000100
r r r r r 1 1 1 1 0 d d d d d d
ddddddddddddddd0
00000000011RRRRR PC←GR[reg1]
0000011110dddddd
ddddddddddddddd0
r r rr r1 11 00 0 RRRRR
dddddddddddddddd
r r rr r1 11 10 b RRRRR
dddddddddddddd1
Opcode
Notes 8, 10
APPENDIX C INSTRUCTION SET LIST
Note 5
Note 7
Note 7
User’s Manual U18279EJ3V0UD
DBPC←PC+2(return PC)
DBPSW←PSW
PSW.NP←1
PSW.EP←1
PSW.ID←1
PC←00000060H
PSW.ID←1
sp←sp+zero-extend(imm5 logically shift left by 2)
GR[reg in list12]←Load-memory(sp,Word)
sp←sp+4
repeat 2 steps above until all regs in list12 is loaded
sp←sp+zero-extend(imm5 logically shift left by 2)
GR[reg in list12]←Load-memory(sp,Word)
sp←sp+4
repeat 2 steps above until all regs in list12 is loaded
PC←GR[reg1]
GR[reg2]←GR[reg2]÷GR[reg1]
GR[reg3]←GR[reg2]%GR[reg1]
GR[reg2]←GR[reg2]÷GR[reg1]
GR[reg3]←GR[reg2]%GR[reg1]
GR[reg2]←GR[reg2]÷GR[reg1]
GR[reg3]←GR[reg2]%GR[reg1]
GR[reg2]←GR[reg2]÷GR[reg1]
GR[reg3]←GR[reg2]%GR[reg1]
PSW.ID←0
Stop
GR[reg3]←GR[reg2](15:0) ll GR[reg2] (31:16)
GR[reg2]←PC+4
PC←PC+sign-extend(disp22)
PC←PC+sign-extend(disp22)
adr←GR[reg1]+sign-extend(disp16)
GR[reg2]←sign-extend(Load-memory(adr,Byte))
adr←GR[reg1]+sign-extend(disp16)
GR[reg2]←zero-extend(Load-memory(adr,Byte))
Operation
Note 6
Note 6
Note 6
Note 4
Note 4
n+1
n+3
35 35 35
35 35 35
35 35 35
34 34 34
34 34 34
4
1
1
1
1
3
4
3
1
1
Execution
i
Clock
Note 4
Note 4
n+1
n+3
4
1
1
1
1
3
4
3
1
1
r
Note 4
Note 4
n+1
n+3
Note
Note
11
11
4
1
1
1
1
3
4
3
l
CY OV S
×
×
×
×
×
×
0
Flags
×
×
×
×
×
×
Z SAT
×
×
×
×
×
×
1179
(2/6)

Related parts for UPD70F3451GC-UBT-A