MCBSTM32EXL Keil, MCBSTM32EXL Datasheet - Page 362

no-image

MCBSTM32EXL

Manufacturer Part Number
MCBSTM32EXL
Description
BOARD EVALUATION FOR STM32F103ZE
Manufacturer
Keil
Datasheets

Specifications of MCBSTM32EXL

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
General-purpose timer (TIMx)
14.4.6
362/995
15
14
Bits 15:7 Reserved, always read as 0.
TIMx event generation register (TIMx_EGR)
Address offset: 0x14
Reset value: 0x0000
Bit 2 CC2IF: Capture/Compare 2 interrupt flag
Bit 1 CC1IF: Capture/compare 1 interrupt flag
Bit 0 UIF: Update interrupt flag
Bit 6 TG: Trigger generation
Bit 5 Reserved, always read as 0.
Bit 4 CC4G: Capture/compare 4 generation
Bit 3 CC3G: Capture/compare 3 generation
13
refer to CC1IF description
If channel CC1 is configured as output:
This flag is set by hardware when the counter matches the compare value, with some
exception in center-aligned mode (refer to the CMS bits in the TIMx_CR1 register
description). It is cleared by software.
0: No match.
1: The content of the counter TIMx_CNT has matched the content of the TIMx_CCR1
register.
If channel CC1 is configured as input:
This bit is set by hardware on a capture. It is cleared by software or by reading the
TIMx_CCR1 register.
0: No input capture occurred.
1: The counter value has been captured in TIMx_CCR1 register (An edge has been
detected on IC1 which matches the selected polarity).
This bit is set by software in order to generate an event, it is automatically cleared by
hardware.
0: No action.
1: The TIF flag is set in TIMx_SR register. Related interrupt or DMA transfer can occur if
enabled.
refer to CC1G description
refer to CC1G description
12
–This bit is set by hardware on an update event. It is cleared by software.
–At overflow or underflow regarding the repetition counter value (update if repetition
–When CNT is reinitialized by software using the UG bit in TIMx_EGR register, if URS=0
–When CNT is reinitialized by a trigger event (refer to the synchro control register
0: No update occurred.
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
counter = 0) and if the UDIS=0 in the TIMx_CR1 register.
and UDIS=0 in the TIMx_CR1 register.
description), if URS=0 and UDIS=0 in the TIMx_CR1 register.
Reserved
11
10
9
Doc ID 13902 Rev 9
8
7
TG
w
6
Res.
5
CC4G
w
4
CC3G
w
3
CC2G
w
2
CC1G
w
1
RM0008
UG
w
0

Related parts for MCBSTM32EXL