MCBSTM32EXL Keil, MCBSTM32EXL Datasheet - Page 605

no-image

MCBSTM32EXL

Manufacturer Part Number
MCBSTM32EXL
Description
BOARD EVALUATION FOR STM32F103ZE
Manufacturer
Keil
Datasheets

Specifications of MCBSTM32EXL

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
RM0008
Figure 224. Operations required to receive 0x3478AE
Figure 225. LSB Justified 16-bit extended to 32-bit packet frame with CPOL = 0
When 16-bit data frame extended to 32-bit channel frame is selected during the I
configuration phase, Only one access to SPI_DR is required. The 16 remaining bits are
forced by hardware to 0x0000 to extend the data to 32-bit format. In this case it corresponds
to the half-word MSB.
If the data to transmit or the received data are 0x76A3 (0x0000 76A3 extended to 32-bit),
the operation shown in
Figure 226. Example
In transmission mode, when TXE is asserted, the application has to write the data to be
transmitted (in this case 0x76A3). The 0x000 field is transmitted first (extension on 32-bit).
TXE is asserted again as soon as the effective data (0x76A3) is sent on SD.
In reception mode, RXNE is asserted as soon as the significant half-word is received (and
not the 0x0000 field).
In this way, more time is provided between two write or read operations to prevent underrun
or overrun conditions.
CK
SD
WS
Only the 8 LSB bits of the half-word
are significant. Whatever the 8 MSBs,
a field of 0x00 is forced instead
First read from Data register
conditioned by RXNE = ‘1’
0x0034
Figure 226
16-bit data
0 forced
Doc ID 13902 Rev 9
Only one access to SPI_DR
Channel left 32-bit
is required.
MSB
0X76A3
Transmission
16-bit remaining
Second read from Data register
conditioned by RXNE = ‘1’
Serial peripheral interface (SPI)
0x78AE
LSB
Reception
Channel right
2
S
605/995

Related parts for MCBSTM32EXL