MCBSTM32EXL Keil, MCBSTM32EXL Datasheet - Page 710

no-image

MCBSTM32EXL

Manufacturer Part Number
MCBSTM32EXL
Description
BOARD EVALUATION FOR STM32F103ZE
Manufacturer
Keil
Datasheets

Specifications of MCBSTM32EXL

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
USB on-the-go full-speed (OTG_FS)
26.8
26.9
710/995
Power options
The power consumption of the OTG PHY is controlled by three bits in the general core
configuration register:
Power reduction techniques are available while in the USB suspended state, when the USB
session is not yet valid or the device is disconnected.
To save dynamic power, the USB data FIFO is clocked only when accessed by the OTG_FS
Core.
USB data FIFOs
Figure 265
PHY power down (GCCFG/PWRDWN)
A-V
B-V
Stop PHY clock (STPPCLK bit in OTG_FS_PCGCCTL)
Gate HCLK (GATEHCLK bit in OTG_FS_PCGCCTL)
USB system stop
BUS
BUS
switch on/off the full-speed transceiver module of the PHY. Must be preliminarily
set to allow any USB operation.
switch on/off the V
set when in A-Device (USB Host) mode and during HNP.
switch on/off the V
set when in B-Device (USB peripheral) mode and during HNP.
when setting the stop PHY clock bit in the clock gating control register, most of the
48 MHz clock domain internal to the OTG full-speed core is switched off by clock
gating. The dynamic power consumption due to the USB clock switching activity is
cut even if the 48 MHz clock input is kept running by the application
most of the transceiver is also disabled, and only the part in charge of detecting
the asynchronous resume or remote wakeup event is kept alive.
when setting the Gate HCLK bit in the clock gating control register, most of the
system clock domain internal to the OTG_FS Core is switched off by clock gating.
Only the register read and write interface is kept alive. The dynamic power
consumption due to the USB clock switching activity is cut even if the system clock
is kept running by the application for other purposes.
When the OTG_FS is in the USB suspended state, the application may decide to
drastically reduce the overall power consumption by a complete shut down of all
the clock sources in the system. USB System Stop is activated by first setting the
Stop PHY clock bit and then configuring the system deep sleep mode in the power
control system module (PWR).
The OTG_FS Core automatically reactivates both system and USB clocks by
asynchronous detection of remote wakeup (as an Host) or resume (as a Device)
signaling on the USB.
shows the OTG_FS controller blocks and their functions.
sensing enable (GCCFG/VBUSASEN)
sensing enable (GCCFG/VBUSASEN)
BUS
BUS
Doc ID 13902 Rev 9
comparators associated with A-Device operations. Must be
comparators associated with B-Device operations. Must be
RM0008

Related parts for MCBSTM32EXL