HD6417760BL200AV Renesas Electronics America, HD6417760BL200AV Datasheet - Page 583

SH4 7760, 17 X17 256BGA, LCDC, U

HD6417760BL200AV

Manufacturer Part Number
HD6417760BL200AV
Description
SH4 7760, 17 X17 256BGA, LCDC, U
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417760BL200AV

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
Audio Codec, CAN, EBI/EMI, FIFO, I²C, MFI, MMC, SCI, Serial Sound, SIM, SPI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
69
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417760BL200AV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417760BL200AV
Manufacturer:
RENENAS
Quantity:
20 000
12.5.3
If PLL circuit 2 is on when the bus clock frequency division ratio is changed, the oscillation
stabilization time for PLL circuit 2 is required.
1. Make WDT settings as in step 1 in section 12.5.1, Switching between PLL Circuit 1 On/Off
2. Set the BFC2 to BFC0 bits to the desired value.
3. This LSI stops temporarily, and the WDT starts counting up. The internal clock stops and an
4. After the WDT count overflows, a clock begins to be supplied within the chip, and this LSI
12.5.4
If PLL circuit 2 is off when the bus clock frequency division ratio is changed, WDT counting is
not performed.
1. Set the BFC2 to BFC0 bits to the desired value.
2. The specified clock is switched to immediately.
12.5.5
When the frequency division ratio of the CPU clock or peripheral clock is changed, WDT
counting is not performed.
1. Set the IFC2 to IFC0 or PFC2 to PFC0 bits to the desired value.
2. The specified clock is switched to immediately.
12.5.6
When PLL circuit 3 is turned on, the oscillation stabilization time for PLL circuit 3 is required.
The oscillation stabilization time is counted by an on-chip fixed timer. After counting has finished
(oscillation stabilized), the DCKEN bit in DCKDR is set to 1. At this timing the DCK oscillation
stabilization end can be notified to external devices by using the GPIO to output the value in the
DCKEN bit.
Before turning on/off PLL circuit 1 or 2, changing the bus clock frequency division ratio, or
entering standby mode, make sure to stop PLL circuit 3 (clear the DCKEN bit to 0). After
changing these settings, start PLL circuit 3.
(When PLL Circuit 2 is Off).
unstable clock is output to the CKIO pin.
resumes operation. The WDT stops after overflowing.
Changing Bus Clock Frequency Division Ratio (When PLL Circuit 2 Is On)
Changing Bus Clock Frequency Division Ratio (When PLL Circuit 2 Is Off)
Changing Frequency Division Ratio of CPU Clock or Peripheral Clock
Switching between PLL Circuit 3 On/Off
Rev. 2.00 Feb. 12, 2010 Page 499 of 1330
REJ09B0554-0200

Related parts for HD6417760BL200AV