HD6417760BL200AV Renesas Electronics America, HD6417760BL200AV Datasheet - Page 669

SH4 7760, 17 X17 256BGA, LCDC, U

HD6417760BL200AV

Manufacturer Part Number
HD6417760BL200AV
Description
SH4 7760, 17 X17 256BGA, LCDC, U
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417760BL200AV

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
Audio Codec, CAN, EBI/EMI, FIFO, I²C, MFI, MMC, SCI, Serial Sound, SIM, SPI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
69
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417760BL200AV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417760BL200AV
Manufacturer:
RENENAS
Quantity:
20 000
Bit
4
3
2
Bit Name
RE
REIE
Initial Value
0
0
0
R/W
R/W
R/W
R
Description
Receive Enable
Enables or disables the start of serial reception
by the SCIF.
Serial reception is started when a start bit is
detected in this state in asynchronous mode or a
synchronization clock is input while the RE bit is
set to 1.
It should be noted that clearing the RE bit to 0
does not affect the DR, ER, BRK, RDF, FER,
PER, and ORER flags, which retain their states.
Serial reception begins once the start bit is
detected in these states.
0: Reception disabled
1: Reception enabled*
Note: * SCSMR and SCFCR settings must be
Receive Error Interrupt Enable
Enables or disables generation of receive-error
interrupt (ERI) and break interrupt (BRI) requests.
The REIE bit setting is valid only when the RIE bit
is 0.
Receive-error interrupt (ERI) and break interrupt
(BRI) requests can be cleared by reading 1 from
the ER, BRK, or ORER flag, then clearing the flag
to 0, or by clearing the RIE and REIE bits to 0.
When REIE is set to 1, ERI and BRI interrupt
requests will be generated even if RIE is cleared
to 0. In DMAC transfer, this setting is made if the
interrupt controller is to be notified of ERI and BRI
interrupt requests.
0: Receive-error interrupt (ERI) and break
1: Receive-error interrupt (ERI) and break
Reserved
This bit is always read as 0. The write value
should always be 0.
interrupt (BRI) requests disabled
interrupt (BRI) requests enabled
made, the reception format decided, and
the receive FIFO reset, before the RE bit
is set to 1.
Rev. 2.00 Feb. 12, 2010 Page 585 of 1330
REJ09B0554-0200

Related parts for HD6417760BL200AV