HD6417760BL200AV Renesas Electronics America, HD6417760BL200AV Datasheet - Page 757

SH4 7760, 17 X17 256BGA, LCDC, U

HD6417760BL200AV

Manufacturer Part Number
HD6417760BL200AV
Description
SH4 7760, 17 X17 256BGA, LCDC, U
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417760BL200AV

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
Audio Codec, CAN, EBI/EMI, FIFO, I²C, MFI, MMC, SCI, Serial Sound, SIM, SPI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
69
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417760BL200AV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417760BL200AV
Manufacturer:
RENENAS
Quantity:
20 000
Bit
7
6
5
4
3
Bit Name
MDBS
FSCL
FSDA
OBPC
MIE
Initial Value
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
Description
Master Data Buffer Select
This bit is used to select the data buffer. The data
buffer has the FIFO buffer mode and the single
buffer mode.
Clearing MDBS to 0 will select theFIFO buffer
mode. In the receive mode, while the RDF flag is
1 with the receive byte count in the FIFO buffer
reaches the byte count specified by RTRG3 to
RTRG0, SCL is held low. Reading the receive
data from the FIFO buffer will clear the RDF flag
to 0 and release SCL from low level.
Setting MDBS to 1 will select the single buffer
mode.
SCL will be held low from the moment the receive
data register receives a data packet until the MDR
flag is cleared to 0.
Force SCL
Controls the state of the I2C_SCL pin. Reading
this bit will return the value reflecting the current
state of I2C_SCL. When OBPC is 1, this bit
directly controls SCL on the bus.
Since this bit reflects the value on the I2C_SCL
pin directly, the read value (level) of this bit
(including the reset level) changes depending on
the I2C_SCL level.
Force SDA
Controls the state of the I2C_SDA pin. Reading
this bit will return the value reflecting the busy
state on the I
directly controls SDA on the bus.
The read value (level) of this bit (including the
reset level) reflects the busy state on the I
0: The I
1: The I
Override Bus Pin Control
Setting OBPC to 1 will have FSDA and FSCL in
this register control the SDA and SCL lines
directly. This mode is used for testing purposes
only.
Master Interface Enable
Setting MIE to 1 will enable the master interface.
2
2
C bus is not busy
C bus is busy
Rev. 2.00 Feb. 12, 2010 Page 673 of 1330
2
C bus. When OBPC is 1, this bit
Section 19 I
REJ09B0554-0200
2
C Bus Interface
2
C bus.

Related parts for HD6417760BL200AV