HD6417760BL200AV Renesas Electronics America, HD6417760BL200AV Datasheet - Page 894

SH4 7760, 17 X17 256BGA, LCDC, U

HD6417760BL200AV

Manufacturer Part Number
HD6417760BL200AV
Description
SH4 7760, 17 X17 256BGA, LCDC, U
Manufacturer
Renesas Electronics America
Series
SuperH® SH7750r
Datasheet

Specifications of HD6417760BL200AV

Core Processor
SH-4
Core Size
32-Bit
Speed
200MHz
Connectivity
Audio Codec, CAN, EBI/EMI, FIFO, I²C, MFI, MMC, SCI, Serial Sound, SIM, SPI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
69
Program Memory Type
ROMless
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417760BL200AV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417760BL200AV
Manufacturer:
RENENAS
Quantity:
20 000
Rev. 2.00 Feb. 12, 2010 Page 810 of 1330
REJ09B0554-0200
Bit
4,3
2
1
Bit Name
MCR2
MCR1
Initial Value
All 0
0
0
R/W
R
R/W
R/W
Description
Reserved
The write value should always be 0. The read
value is not guaranteed.
Selects the order of transmission for pending
transmit data. When this bit is set, pending
transmit data are sent in order of the bit position in
CANTXPR. The order of transmission starts from
Mailbox 31 as the highest priority, and then down
to Mailbox 1 (if those mailboxes are configured for
transmission).
If this bit is cleared, all transmit messages are
queued with respect to their priority (by running
internal arbitration). The highest priority message
has the Arbitration Field with the lowest digital
value and is transmitted first. The internal
arbitration includes the RTR bit and the IDE bit.
0: Transmission order is determined by the
1: Transmission order is determined by the
When this bit is set, the CAN controller completes
its current operation and then to be cut off the
CAN bus. HCAN2 remains in this Halt Mode until
this bit is cleared. During the Halt Mode, the CAN
Interface does not join the CAN bus activity or
does not store messages nor transmit messages.
All the registers and Mailbox contents retain.
HCAN2 will complete the current operation if it is
a transmitter or a receiver, and then enter the Halt
Mode. If the CAN bus is in idle or intermission
state, HCAN2 will enter the Halt Mode
immediately. Entering the Halt Mode is notified by
IRR0 and GSR4.
In the Halt Mode, HCAN2 configuration can be
modified as it does not join the bus activity. This
bit has be cleared by writing a 0 to re-join the
CAN bus. After this bit is cleared, the CAN
Interface waits until it detects 11 recessive bits,
and then joins the CAN bus.
0: Normal operating mode
1: Halt Mode transition request.
Message Transmission Priority
Halt Request
message identifier priority.
Mailbox number priority (Mailbox 31
1).
Mailbox

Related parts for HD6417760BL200AV